# HIGH-SLEW-RATE SINGLE-SUPPLY OPERATIONAL AMPLIFIER #### **FEATURES** - Qualified for Automotive Applications - Wide Gain-Bandwidth Product: 4 MHz - High Slew Rate: 13 V/μs - Fast Settling Time: 1.1 μs to 0.1% - Wide-Range Single-Supply Operation: - 4 V to 36 V - Wide Input Common-Mode Range Includes Ground (V<sub>CC</sub>-) - Low Total Harmonic Distortion: 0.02% - Large-Capacitance Drive Capability: 10,000 pF - Output Short-Circuit Protection #### **DESCRIPTION/ORDERING INFORMATION** Quality, low-cost, bipolar fabrication with innovative design concepts is employed for the TL3472 operational amplifier. This device offers 4 MHz of gain-bandwidth product, $13\text{-V}/\mu\text{s}$ slew rate, and fast settling time, without the use of JFET device technology. Although the TL3472 can be operated from split supplies, it is particularly suited for single-supply operation because the common-mode input voltage range includes ground potential ( $V_{CC-}$ ). With a Darlington transistor input stage, this device exhibits high input resistance, low input offset voltage, and high gain. The all-npn output stage, characterized by no dead-band crossover distortion and large output voltage swing, provides high-capacitance drive capability, excellent phase and gain margins, low open-loop high-frequency output impedance, and symmetrical source/sink ac frequency response. This low-cost amplifier is an alternative to the MC33072 and the MC34072 operational amplifiers. #### ORDERING INFORMATION(1) | T <sub>A</sub> | PACKAGE <sup>(2)</sup> | | ORDERABLE PART NUMBER | TOP-SIDE MARKING | | |----------------|------------------------|--------------|-----------------------|------------------|--| | -40°C to 125°C | SOIC - D | Reel of 2500 | TL3472QDRQ1 | T3472Q | | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. <sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. # SCHEMATIC (EACH AMPLIFIER) #### ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | V <sub>CC+</sub> | Supply voltage (2) | 18 V | |-------------------|--------------------------------------------------------------|------------------| | V <sub>CC</sub> - | — Supply voltage — | –18 V | | $V_{ID}$ | Differential input voltage | ±36 V | | VI | Input voltage (any input) | V <sub>CC±</sub> | | I | Input current (each input) | ±1 mA | | Io | Output current | ±80 mA | | | Total current into V <sub>CC+</sub> | 80 mA | | | Total current out of V <sub>CC</sub> - | 80 mA | | | Duration of short-circuit current at (or below) 25°C (3) | Unlimited | | $\theta_{JA}$ | Package thermal impedance (4)(5) | 97°C/W | | TJ | Operating virtual junction temperature | 150°C | | | Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds | 260°C | | T <sub>stg</sub> | Storage temperature range | −65°C to 150°C | Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS | | | | MIN | MAX | UNIT | |--------------------|---------------------------------|--------------------------------|-----|------|------| | $V_{\text{CC}\pm}$ | √ <sub>CC±</sub> Supply voltage | | | 36 | ٧ | | V <sub>IC</sub> | Common-mode input voltage | | 0 | 2.8 | \/ | | | Common-mode input voltage | $V_{CC\pm} = \pm 15 \text{ V}$ | -15 | 12.8 | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | All voltage values, except differential voltages, are with respect to the midpoint between $V_{CC+}$ and $V_{CC-}$ . The output can be shorted to either supply. Temperature and/or supply voltages must be limited to ensure that the maximum dissipation rating is not exceeded. Maximum power dissipation is a function of $T_J(max)$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum $T_J$ of 150°C can impact reliability. The package thermal impedance is calculated in accordance with JESD 51-7. ### **ELECTRICAL CHARACTERISTICS** at specified free-air temperature, $V_{CC\pm} = \pm 15 \text{ V}$ (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | T <sub>A</sub> <sup>(1)</sup> | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |---------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------|-------------------------------|------|--------------------|-------|------------| | | | | V <sub>CC</sub> = 5 V | 25°C | | 1.5 | 16 | | | $V_{IO}$ | Input offset voltage | $V_{IC} = 0, V_{O} = 0, R_{S} = 50 \Omega$ | V 45.V | 25°C | | 1 | 17 | mV | | | | | $V_{CC} = \pm 15 \text{ V}$ | Full range | | | 22 | | | $\alpha_{\text{VIO}}$ | Temperature coefficient of input offset voltage | $V_{IC} = 0, V_{O} = 0, R_{S} = 50 \Omega$ | V <sub>CC</sub> = ±15 V | Full range | | 10 | | μV/°C | | | land offer at accomment | $V_{IC} = 0, V_{O} = 0, R_{S} = 50 \Omega$ $V_{CC} = 30$ | $V_{CC} = \pm 15 \text{ V}$ | 25°C | | 6 | 75 | nA | | I <sub>IO</sub> | Input offset current | $V_{IC} = 0, V_{O} = 0, K_{S} = 50.12$ | 20 75 ACC = ±12 A | Full range | | | 300 | IIA | | | Leaved hiller assument | V 0 V 0 D 50 0 | .15.// | 25°C | | 100 | 500 | <b>~</b> Λ | | I <sub>IB</sub> | input bias current | Input bias current $V_{IC} = 0$ , $V_O = 0$ , $R_S = 50 \Omega$ $V_{CC} = \pm 15 \text{ V}$ | VCC = ±15 V | Full range | | | 700 | nA | | Common-mode input | Common-mode input | 5 50 | | 25°C | | -15 to<br>12.8 | | V | | V <sub>ICR</sub> voltage range | | $R_S = 50 \Omega$ | | Full range | | -15 to<br>12.8 | | V | | V <sub>OH</sub> High | | $V_{CC+} = 5 \text{ V}, V_{CC-} = 0, R_L = 2 \text{ kg}$ | Ω | 25°C | 3.7 | 4 | | | | | High-level output voltage | $R_L = 10 \text{ k}\Omega$ | | 25°C | 13.6 | 14 | | V | | | | $R_L = 2 k\Omega$ | | Full range | 13.4 | | | | | | | $V_{CC+} = 5 \text{ V}, V_{CC-} = 0, R_L = 2 \text{ k}\Omega$ $R_L = 10 \text{ k}\Omega$ | | 25°C | | 0.1 | 0.3 | | | $V_{OL}$ | Low-level output voltage | | | 25°C | | -14.7 | -14.3 | V | | | | $R_L = 2 k\Omega$ | | Full range | | | -13.5 | | | ٨ | Large-signal differential | V 40 V B 010 | | 25°C | 25 | 100 | | \//20\/ | | A <sub>VD</sub> voltage amplification | | $V_O = \pm 10 \text{ V}, R_L = 2 \text{ k}\Omega$ | | Full range | 20 | | | V/mV | | | Short-circuit | Source: VID = 1 V, V <sub>O</sub> = 0 | | 2500 | -10 | -34 | | A | | Os output current | | Sink: $VID = -1 V$ , $V_O = 0$ | | 25°C | 20 | 27 | | mA | | CMRR | Common-mode rejection ratio | $V_{IC} = V_{ICR}(min), R_S = 50 \Omega$ | | 25°C | 65 | 97 | | dB | | k <sub>SVR</sub> | Supply-voltage rejection ratio $(\Delta V_{CC} \pm /\Delta V_{IO})$ | $V_{CC\pm}$ = ±13.5 V to ±16.5 V, $R_S$ = 100 $\Omega$ | | 25°C | 70 | 97 | | dB | | | Supply current (per channel) | V <sub>O</sub> = 0, No load | | 25°C | | 3.5 | 4.5 | | | I <sub>CC</sub> | | | | Full range | | 4.5 | 5.5 | mA | | | | V <sub>CC+</sub> = 5 V, V <sub>O</sub> = 2.5 V, V <sub>CC-</sub> = | : 0, No load | 25°C | | 3.5 | 4.5 | | <sup>(1)</sup> Full range $T_A = -40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ (2) All typical values are at $T_A = 25^{\circ}\text{C}$ . ## **OPERATING CHARACTERISTICS** $V_{CC\pm}=\pm15~V,~T_A=25^{\circ}C$ | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------|--------------------------------|------------------------------------------------------------------------------------------------------|-------------------------|-----|------|-----|--------------------| | SR+ | Positive slew rate | $V_I = -10$ V to 10 V, $R_L = 2$ k $\Omega$ , $C_L = 300$ pF | A <sub>V</sub> = 1 | 8 | 10 | | V/μs | | SR- | Negative slew rate | $V_I = -10 \text{ V to } 10 \text{ V}, \text{ R}_L = 2 \text{ k}\Omega,$ $C_L = 300 \text{ pF}$ | A <sub>V</sub> = -1 | | 13 | | V/μs | | | Settling time | | To 0.1% | | 1.1 | | | | ts | | $A_{VD} = -1$ , 10-V step | To 0.01% | | 2.2 | | μs | | V <sub>n</sub> | Equivalent input noise voltage | $f = 1 \text{ kHz}, R_S = 100 \Omega$ | · | | 49 | | nV/√ <del>Hz</del> | | In | Equivalent input noise current | f = 1 kHz | | | 0.22 | | pA/√ <del>Hz</del> | | THD | Total harmonic distortion | $V_{O(PP)} = 2 \text{ V to } 20 \text{ V}, R_L = 2 \text{ k}\Omega, A_{VD} = 10, f = 10 \text{ kHz}$ | | | 0.02 | | % | | GBW | Gain-bandwidth product | f =100 kHz | | | 4 | | MHz | | BW | Power bandwidth | $V_{O(PP)} = 20 \text{ V}, R_L = 2 \text{ k}\Omega, A_{VD} = 1, THD = 5.0\%$ | | | 160 | | kHz | | 4 | Phase margin | $R_L = 2 k\Omega$ | $C_L = 0$ | | 70 | | dog | | φ <sub>m</sub> | | | $C_L = 300 \text{ pF}$ | | 50 | | deg | | | Gain margin | B 210 | C <sub>L</sub> = 0 | | 12 | | dB | | | | $R_L = 2 k\Omega$ | C <sub>L</sub> = 300 pF | | 4 | | uБ | | r <sub>i</sub> | Differential input resistance | V <sub>IC</sub> = 0 | | | 150 | | ΜΩ | | Ci | Input capacitance | t capacitance $V_{IC} = 0$ | | | 2.5 | | pF | | | Channel separation | f = 10 kHz | | | 101 | | dB | | Z <sub>O</sub> | Open-loop output impedance | f = 1 MHz, A <sub>V</sub> = 1 | | | 20 | | Ω | SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated