OPA4323, OPA323, OPA2323 ZHCSRR8B - OCTOBER 2023 - REVISED APRIL 2024 # OPAx323 20MHz 高带宽、114dB CMRR、低压(1.7V 至 5.5V)RRIO 零交叉运算 放大器 ### 1 特性 适用于 1.7V 至 5.5V 应用的零交叉放大器 高轨到轨 CMRR: 114dB (典型值) 高增益带宽积:20MHz 快速压摆率:33V/μs(典型值) • 快速稳定 (0.01%): 在 2V 阶跃下的典型值为 200ns 低输入失调电压:±150µV(典型值) • 低本底噪声: 10kHz 时的典型值为 5.5nV/ √Hz 高输出电流: 5.5V 时 I<sub>SC</sub> 典型值为 ±110mA 静态电流:1.6mA/通道(典型值) 轨至轨输入和输出 • 单位增益稳定 • 驱动高达 150pF 的电容,而不会出现持续振荡 内置 RFI 和 EMI 滤波输入引脚 工作温度范围: - 40°C 至 125°C ### 2 应用 • 用于 ADC 的放大器驱动器 高侧电流检测 电机旋转编码器 跨阻光电二极管放大器 音频麦克风前置放大器 超声波传感器 # 3 说明 OPAx323 系列运算放大器包括单通道 (OPA323)、双 通道 (OPA2323) 和四通道 (OPA4323) 的低压 ( 1.7V 至 5.5V)、高带宽 (20MHz) 运算放大器,具有零交叉 输入级和轨至轨输出级。对于具有 ADC 驱动器应用中 典型轨至轨摆幅的输入信号, OPAx323 零交叉输入级 可实现高线性和低失真。在 0.5MSPS 至 5MSPS 之间 的 ADC 采样速度下, 20MHz 增益带宽可提供快速稳 定响应,具体取决于所需的稳定性能。OPAx323 经良 好优化可实现节能,因为该器件仅消耗 1.6mA 的典型 静态电流。 OPAx323 具有 2 μ V/°C 的最大温漂、5.5nV/rt-Hz 热本 底噪声以及最小 100dB 的 CMRR, 因此可在惠斯通电 桥等高增益电压检测应用中轻松提供精密性能。这种更 高精度(低失调电压、漂移、噪声、失真和 CMRR) 和更高增益带宽(快速稳定和转换)的独特组合支持此 类器件用于多种应用,例如电机旋转编码器、麦克风音 频前置放大器和超声波传感器。 OPAx323 实现了 33V/μs 的高压摆率,可在电机电流 检测应用中快速检测故障。与传统放大器不同,零交叉 输入级可在低侧和高侧检测应用中提供相同的精度性 能,因此 OPAx323 成为各种终端设备(例如太阳能串 式逆变器、电力输送、电网和电动汽车基础设施)中用 于电流检测的理想选择。OPAx323S 器件提供关断功 能,可进一步降低功耗,并有助于在空闲时禁用放大 器。该系列的所有通道型号均采用标准和小尺寸的引线 和 QFN 封装。 #### 器件信息 | 器件型号 <sup>(1)</sup> | 通道数 | <b>封装</b> <sup>(4)</sup> | 對装尺寸 <sup>(5)</sup> | |---------------------|---------------|--------------------------|---------------------| | | | DBV ( SOT-23 , 5 ) (3) | 2.9mm x 2.8mm | | OPA323 | 单通道 | DCK ( SC70 , 5 ) | 2mm x 1.25mm | | | , , , , , | DRL ( SOT-5X3 , 5 ) | 1.6mm x 1.6mm | | OPA323S (2) | <b>東連県 大粧</b> | DBV ( SOT-23 , 6 ) (3) | 2.9mm x 2.8mm | | OFA3233 (7 | 单通道, 关断 | DCK ( SC70 , 6 ) (3) | 2mm x 1.25mm | | | | D ( SOIC , 8 ) | 4.9mm × 6mm | | | 双通道 | DDF ( SOT-23 , 8 ) | 2.9mm × 2.8mm | | OPA2323 | | DSG ( WSON , 8 ) (3) | 2mm × 2mm | | | | DGK ( VSSOP , 8 ) | 3mm × 4.9mm | | | | PW ( TSSOP , 8 ) (3) | 3mm × 6.4mm | | OPA2323S (2) | 双通道,关断 | RUG ( X2QFN , 10 ) | 1.5mm x 2mm | | | | D ( SOIC , 14 ) (3) | 8.65mm × 6mm | | | | PW ( TSSOP , 14 ) | 5mm × 6.4mm | | OPA4323 | 四通道 | RUC ( X2QFN , 14 ) | 2mm × 2mm | | | | DYY ( SOT-23 , 14 ) | 4.2mm × 3.26mm | | OPA4323S (2) | 四通道,关断 | RTE ( WQFN , 16 ) (3) | 3mm × 3mm | | | | | | - 请参阅节4。 (1) - (2) 器件型号仅为预发布状态。 - (3) 封装仅为预发布状态。 - 有关更多信息,请参阅节11。 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 双向高侧电流检测放大器和 ADC 驱动器 English Data Sheet: SBOSAE8 # **Table of Contents** | 1 特性 1 | 7.3 Feature Description | 28 | |---------------------------------------------|-----------------------------------------|----| | 2 应用 1 | 7.4 Device Functional Modes | 33 | | 3 说明1 | 8 Application and Implementation | 34 | | 4 Device Comparison Table2 | 8.1 Application Information | 34 | | 5 Pin Configuration and Functions3 | 8.2 Typical Application | 34 | | 6 Specifications9 | 8.3 Power Supply Recommendations | 36 | | 6.1 Absolute Maximum Ratings9 | 8.4 Layout | 36 | | 6.2 ESD Ratings9 | 9 Device and Documentation Support | 38 | | 6.3 Recommended Operating Conditions9 | 9.1 Documentation Support | | | 6.4 Thermal Information for Single Channel9 | 9.2 接收文档更新通知 | 38 | | 6.5 Thermal Information for Dual Channel10 | 9.3 支持资源 | 38 | | 6.6 Thermal Information for Quad Channel10 | 9.4 静电放电警告 | 38 | | 6.7 Electrical Characteristics11 | 9.5 术语表 | 38 | | 6.8 Typical Characteristics14 | 10 Revision History | | | 7 Detailed Description26 | 11 Mechanical, Packaging, and Orderable | | | 7.1 Overview | Information | 39 | | 7.2 Functional Block Diagram27 | | | | | | | # **4 Device Comparison Table** | | NO. OF | | PACKAGE LEADS | | | | | | | | | | | |-------------------------|----------|-----|---------------|-----------|------------------------------|---------------|-------------------------------|---------------|-------------|--------------|-----------------|----------------------------|-----------------------------| | DEVICE | CHANNELS | | SC70<br>DCK | SOIC<br>D | SOT-23<br>DBV <sup>(2)</sup> | SOT-23<br>DDF | SOT-553<br>DRL <sup>(2)</sup> | SOT-23<br>DYY | TSSOP<br>PW | VSSOP<br>DGK | WQFN<br>RTE (2) | WSON<br>DSG <sup>(2)</sup> | X2QFN<br>RUG <sup>(2)</sup> | | OPA323 | 1 | NO | 5 | _ | 5 | _ | 5 | _ | _ | _ | _ | _ | _ | | OPA323S <sup>(1)</sup> | 1 | YES | 6 | _ | 6 | _ | _ | _ | _ | _ | _ | _ | _ | | OPA2323 | 2 | NO | _ | 8 | _ | 8 | _ | _ | 8 | 8 | _ | 8 | _ | | OPA2323S <sup>(1)</sup> | 2 | YES | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 10 | | OPA4323 | 4 | NO | _ | 14 | _ | _ | _ | 14 | 14 | _ | _ | _ | _ | | OPA4323S | 4 | YES | _ | _ | _ | _ | _ | _ | _ | _ | 16 | _ | _ | - (1) Devices are preview only. - (2) Packages are preview only. # **5 Pin Configuration and Functions** 图 5-1. OPA323 DBV Package, 5-Pin SOT-23 (Top View) 图 5-2. OPA323 DCK and DRL Package, 5-Pin SC70 and 5-Pin SOT-5X3 (Top View) 表 5-1. Pin Functions: OPA323 | | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |------|--------|---------------|---------------------|---------------------------------------------------------------| | NAME | SOT-23 | SC70, SOT-5X3 | TTPE | DESCRIPTION | | IN - | 4 | 3 | I | Inverting input | | IN+ | 3 | 1 | I | Noninverting input | | OUT | 1 | 4 | 0 | Output | | V - | 2 | 2 | I | Negative (low) supply or ground (for single-supply operation) | | V+ | 5 | 5 | 1 | Positive (high) supply | 图 5-3. OPA323S DBV Package, 6-Pin SOT-23 (Top View) 图 5-4. OPA323S DCK Package, 6-Pin SC70 (Top View) 表 5-2. Pin Functions: OPA323S | PIN | | TYPE(1) | DESCRIPTION | | | |------|--------|---------|----------------------|---------------------------------------------------------------------------------------------|--| | NAME | SOT-23 | SC70 | 1166/ | DESCRIP HON | | | IN - | 4 | 3 | I | Inverting input | | | IN+ | 3 | 1 | I Noninverting input | | | | OUT | 1 | 4 | 0 | Output | | | SHDN | 5 | 5 | I | Shutdown: low = amp disabled, high = amp enabled See Shutdown Function for more information | | | V - | 2 | 2 | ı | Negative (low) supply or ground (for single-supply operation) | | | V+ | 6 | 6 | I | Positive (high) supply | | 图 5-5. OPA2323 D, PW, DGK, and DDF Package, SOIC, TSSOP, VSSOP, and SOT-23-THIN (Top View) Connect exposed thermal pad to $V^-$ . For more information, see *Packages with an Exposed Thermal Pad*. ## 图 5-6. OPA2323 DSG Package, 8-Pin WSON with Exposed Thermal Pad (Top View) 表 5-3. Pin Functions: OPA2323 | P | rin | | | | |-------|------------------------------------------------|---------------------|---------------------------------------------------------------|--| | NAME | SOIC, TSSOP,<br>VSSOP,<br>SOT-23-THIN,<br>WSON | TYPE <sup>(1)</sup> | DESCRIPTION | | | IN1 - | 2 | I | Inverting input, channel 1 | | | IN1+ | 3 | I | Noninverting input, channel 1 | | | IN2 - | 6 | I | Inverting input, channel 2 | | | IN2+ | 5 | I | Noninverting input, channel 2 | | | OUT1 | 1 | 0 | Output, channel 1 | | | OUT2 | 7 | 0 | Output, channel 2 | | | V - | 4 | I | Negative (low) supply or ground (for single-supply operation) | | | V+ | 8 | I | Positive (high) supply | | 图 5-7. OPA2323S RUG Package 10-Pin X2QFN (Top View) 表 5-4. Pin Functions: OPA2323S | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | | | |-------|-------|---------------------|-----------------------------------------------------------------------------------------------------------|--|--|--| | NAME | X2QFN | ITPE | DESCRIPTION | | | | | IN1 - | 9 | I | Inverting input, channel 1 | | | | | IN1+ | 10 | I | Noninverting input, channel 1 | | | | | IN2 - | 5 | I | Inverting input, channel 2 | | | | | IN2+ | 4 | I | Noninverting input, channel 2 | | | | | OUT1 | 8 | 0 | Output, channel 1 | | | | | OUT2 | 6 | 0 | Output, channel 2 | | | | | SHDN1 | 2 | ı | Shutdown: low = amp disabled, high = amp enabled, channel 1. For more information, see Shutdown Function. | | | | | SHDN2 | 3 | I | Shutdown: low = amp disabled, high = amp enabled, channel 2 For more information, see Shutdown Function. | | | | | V - | 1 | I | Negative (low) supply or ground (for single-supply operation) | | | | | V+ | 7 | I | Positive (high) supply | | | | (1) I = input, O = output English Data Sheet: SBOSAE8 图 5-8. OPA4323 D, PW and DYY Package, 14-Pin SOIC, TSSOP, SOT-23-THN (Top View) 表 5-5. Pin Functions: OPA4323 | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | | | |-------|-------------|---------------------|---------------------------------------------------------------|--|--| | NAME | SOIC, TSSOP | ITPE | DESCRIPTION | | | | IN1 - | 2 | I | Inverting input, channel 1 | | | | IN1+ | 3 | I | Noninverting input, channel 1 | | | | IN2 - | 6 | 1 | Inverting input, channel 2 | | | | IN2+ | 5 | I | Noninverting input, channel 2 | | | | IN3 - | 9 | I | Inverting input, channel 3 | | | | IN3+ | 10 | I | Noninverting input, channel 3 | | | | IN4 - | 13 | 1 | Inverting input, channel 4 | | | | IN4+ | 12 | I | Noninverting input, channel 4 | | | | OUT1 | 1 | 0 | Output, channel 1 | | | | OUT2 | 7 | 0 | Output, channel 2 | | | | OUT3 | 8 | 0 | Output, channel 3 | | | | OUT4 | 14 | 0 | Output, channel 4 | | | | V - | 11 | Į | Negative (low) supply or ground (for single-supply operation) | | | | V+ | 4 | Į | Positive (high) supply | | | ### A. Connect thermal pad to V - . # 图 5-9. OPA4323S RTE Package, 16-Pin WQFN With Exposed Thermal Pad (Top View) 表 5-6. Pin Functions: OPA4323S | P | IN | TYPE(1) | DESCRIPTION | | | |--------|------|---------|-------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | WQFN | ITPE(") | DESCRIPTION | | | | IN1+ | 1 | I | Noninverting input, channel 1 | | | | IN1 - | 16 | I | Inverting input, channel 1 | | | | IN2+ | 3 | I | Noninverting input, channel 2 | | | | IN2 - | 4 | Į. | nverting input, channel 2 | | | | IN3+ | 10 | I | Noninverting input, channel 3 | | | | IN3 - | 9 | Į. | verting input, channel 3 | | | | IN4+ | 12 | I | Noninverting input, channel 4 | | | | IN4 - | 13 | 1 | Inverting input, channel 4 | | | | SHDN12 | 6 | I | Shutdown: low = amp disabled, high = amp enabled, channel 1 and 2. For more information, see <i>Shutdown Function</i> . | | | | SHDN34 | 7 | I | Shutdown: low = amp disabled, high = amp enabled, channel 3 and 4. For more information, see <i>Shutdown Function</i> . | | | | OUT1 | 15 | 0 | Output, channel 1 | | | | OUT2 | 5 | 0 | Output, channel 2 | | | | OUT3 | 8 | 0 | Output, channel 3 | | | | OUT4 | 14 | 0 | Output, channel 4 | | | | V - | 11 | I | Negative (low) supply or ground (for single-supply operation) | | | | V+ | 2 | I | Positive (high) supply | | | # **6 Specifications** ### 6.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------------------------------------|------------------------------------------------|------------|------|------| | Supply voltage, V <sub>S</sub> = (V+) - (V - ) | Supply voltage, V <sub>S</sub> = (V+) - (V - ) | 0 | 7.0 | V | | | Common-mode voltage (2) (3) | - 0.5 | 6.0 | V | | Signal input pins | Differential voltage (2) (3) | | ±6.0 | V | | | Current (3) | - 10 | 10 | mA | | Output short-circuit (4) | | Continuous | | | | Operating ambient temperature, | T <sub>A</sub> | - 55 | 150 | °C | | Junction temperature, T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>stg</sub> | | - 65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Input pins can swing beyond (V+) as long as they stay with in 6V. No diode structure from input pins to (V+). - 3) Input pins are diode-clamped to (V ). Input signals that 0.3V below (V ) must be current-limited to 10mA or less. - (4) Short-circuit to ground, one amplifier per package. ### 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|--------------------------------------------|------------------------------------------------------------|-----------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | V | | | V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | OPA4323 | ±500 | V | | | | Charged-device model (CDIVI), per ANSI/LSDA/3LDLC 33-002 | OPA323, OPA2323 | ±250 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating ambient temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------|------|-----|------| | Vs | Supply voltage, (V+) - (V -) | 1.7 | 5.5 | V | | C <sub>BYP</sub> | Bypass capacitor on the power supply pins (1) | 0.1 | | μF | | T <sub>A</sub> | Specified temperature | - 40 | 125 | °C | <sup>(1)</sup> For C<sub>BYP</sub>, use low-ESR ceramic capacitors between each supply pin and ground. Only one C<sub>BYP</sub> is sufficient for single supply operation. Ensure that C<sub>BYP</sub> is placed as close to the device as possible and the supply trace routes through C<sub>BYP</sub> before reaching the supply pin. # 6.4 Thermal Information for Single Channel | | | | OPA323 | | | OPA323S | | | |------------------------|----------------------------------------------|-----------------------------|--------|---------------------------------|--------------------------------|------------------------------|------|--| | THERMAL METRIC (1) | | DBV <sup>(2)</sup> (SOT-23) | | DRL <sup>(2)</sup><br>(SOT-5X3) | DBV <sup>(2)</sup><br>(SOT-23) | DCK <sup>(2)</sup><br>(SC70) | UNIT | | | | | 5 PINS | 5 PINS | 5 PINS | 6 PINS | 6 PINS | | | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 189.3 | 196.7 | TBD | 168.8 | TBD | °C/W | | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 86.9 | 104.5 | TBD | 87.8 | TBD | °C/W | | | R <sub> θ JB</sub> | Junction-to-board thermal resistance | 55.9 | 44.8 | TBD | 49.3 | TBD | °C/W | | | ΨJT | Junction-to-top characterization parameter | 23.7 | 18.7 | TBD | 25.6 | TBD | °C/W | | | ψ ЈВ | Junction-to-board characterization parameter | 55.5 | 44.5 | TBD | 49.0 | TBD | °C/W | | Product Folder Links: OPA4323 OPA323 OPA2323 | | | | OPA323 | | OPA | 323S | | |-----------------------------------------------------------------------------------------|--|--------------------------------|---------------|---------------------------------|--------------------------------|------------------------------|------| | THERMAL METRIC (1) R <sub>0 JC(bot)</sub> Junction-to-case (bottom) thermal resistance | | DBV <sup>(2)</sup><br>(SOT-23) | DCK<br>(SC70) | DRL <sup>(2)</sup><br>(SOT-5X3) | DBV <sup>(2)</sup><br>(SOT-23) | DCK <sup>(2)</sup><br>(SC70) | UNIT | | | | 5 PINS | 5 PINS | 5 PINS | 6 PINS | 6 PINS | | | | | n/a | n/a | TBD | n/a | TBD | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 6.5 Thermal Information for Dual Channel | | | | | OPA2323S | | | | | |------------------------|----------------------------------------------|--------|------------------------------|----------------|-------------------|------------------------------|-------------------------------|------| | | THERMAL METRIC (1) | | PW <sup>(2)</sup><br>(TSSOP) | DGK<br>(VSSOP) | DDF<br>(SOT-23-8) | DSG <sup>(2)</sup><br>(WSON) | RUG <sup>(2)</sup><br>(X2QFN) | UNIT | | | | 8 PINS | 8 PINS | 8 PINS | 8 PINS | 8 PINS | 10 PINS | | | R <sub>θ JA</sub> | Junction-to-ambient thermal resistance | 139.0 | TBD | 173.6 | 149.6 | TBD | 144.8 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 81.2 | TBD | 65.1 | 72.9 | TBD | 47.1 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 82.4 | TBD | 95.1 | 68.4 | TBD | 76.0 | °C/W | | ψ ЈТ | Junction-to-top characterization parameter | 31.3 | TBD | 10.0 | 4.0 | TBD | 0.8 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 81.6 | TBD | 93.5 | 68.1 | TBD | 75.8 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | TBD | n/a | n/a | TBD | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.6 Thermal Information for Quad Channel | | | | OPA4323 | OPA4323S | | | |------------------------|----------------------------------------------|------------------|---------|--------------|------------------------------|------| | THERMAL METRIC (1) | | D (2) PW (TSSOP) | | DYY<br>(SOT) | RTE <sup>(2)</sup><br>(WQFN) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | 16 PINS | | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | TBD | 115.8 | 113.7 | 48.7 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | TBD | 44.9 | 49.1 | 52.0 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | TBD | 58.7 | 42.4 | 23.9 | °C/W | | ψ <sub>JT</sub> | Junction-to-top characterization parameter | TBD | 5.2 | 1.6 | 1.2 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | TBD | 58.1 | 42.2 | 23.9 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | TBD | n/a | n/a | 8.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> This package option is preview. <sup>(2)</sup> This package option is preview. <sup>(2)</sup> This package option is preview. ### 6.7 Electrical Characteristics For $V_S$ = (V+) - (V - ) = 1.8V to 5.5V (±0.85V to ±2.75V) at $T_A$ = 25°C, $R_L$ = 10k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_O$ = $V_S$ / 2, unless otherwise noted. | PA | RAMETER | TEST CONDITION | NS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------|-----------------|----------|----------------|--------------------| | OFFSET \ | /OLTAGE | | | | | | | | | Input offset | V <sub>S</sub> = 1.8V to 5.5V | | | ±0.15 | ±1.25 | | | V <sub>OS</sub> | voltage | V <sub>S</sub> = 1.8V to 5.5V | T <sub>A</sub> = -40°C to 125°C | | | ±1.35 | mV | | dV <sub>OS</sub> /dT | Input offset voltage drift (1) | V <sub>S</sub> = 1.8V to 5.5V | T <sub>A</sub> = -40°C to 125°C | | ±0.4 | ±1.8 | <b>μV/</b> ℃ | | PSRR | Input offset<br>voltage versus<br>power supply | V <sub>S</sub> = 1.8V to 5.5V | | | ±5 | ±20 | μV/V | | | Channel separation | f = 10kHz | | | ±1 | | μV/V | | NPUT BIA | AS CURRENT | | | | | " | | | | Input bias | $V_S = 1.8V$ and $V_S = 5V$ | | | ±0.5 | ±20 | pA | | I <sub>B</sub> | current (1) | $V_S = 1.8V$ and $V_S = 5V$ | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | | | ±1600 | pA | | | Input offset | $V_S = 1.8V$ and $V_S = 5V$ | | | ±0.25 | | pA | | los | current (1) | $V_S = 1.8V$ and $V_S = 5V$ | T <sub>A</sub> = -40°C to 125°C | | | ±120 | pA | | NOISE | 1 | | 1 | | | | | | E <sub>N</sub> | Input voltage noise | f = 0.1Hz to 10Hz | | | 2.8 | | μV <sub>PP</sub> | | | | f = 100Hz | | | 24 | | | | e <sub>N</sub> | Input voltage noise density | f = 1kHz | | | 9 | | nV/√ <del>Hz</del> | | | noise density | f = 10kHz | | 5.5 | | | | | i <sub>N</sub> | Input current noise (2) | f = 1 kHz | | | 20 | | fA/ √ Hz | | INPUT VO | LTAGE RANGE | | | - | | ' | | | VI | Input voltage range | V <sub>S</sub> = 1.8V to 5.5V | | (V - ) -<br>0.2 | | (V+) +<br>0.15 | V | | | | $V_S = 5.5V$ , $(V - ) - 0.2V \le V_{CM} \le (V+) + 0.10^{-1}$ | V | 100 | 114 | | dB | | | | $V_S$ = 5.5V, (V - ) - 0.2V $\leq$ $V_{CM} \leq$ (V+) + 0.15 | V | 90 | 104 | | dB | | CMRR | Common-mode rejection ratio | $V_{S}$ = 5.5V, (V - ) - 0.2V $\leq$ $V_{CM} \leq$ (V+) + 0.15V | T <sub>A</sub> = -40°C to 125°C | 84 | | | dB | | | 19,000.0 | $V_S = 1.8V, (V -) - 0.1V \le V_{CM} \le (V+) + 0.05^{\circ}$ | V | 85 | 103 | | dB | | | | $V_{S}$ = 1.8V, (V - ) - 0.1V $\leq$ $V_{CM} \leq$ (V+) + 0.05V | T <sub>A</sub> = -40°C to 125°C | 80 | | | dB | | INPUT IMI | PEDANCE | | | | | l | | | Z <sub>ID</sub> | Differential | | | | 80 2 | | G Ω pF | | Z <sub>ICM</sub> | Common-mode | | | | 100 1 | | G Ω pF | | OPEN-LO | OP GAIN | | | 1 | | | | | | | $V_S = 1.8V, (V - ) + 0.1V < V_O < (V+) - 0.1V, R_L$ | = 10kΩ to V <sub>S</sub> / 2 | 103 | 120 | | dB | | | Open-loop | $V_S = 1.8V$ , $(V - ) + 0.2V < V_O < (V + ) - 0.2V$ , $R_L = 2k\Omega$ to $V_S / 2$ | | 100 | 115 | | dB | | A <sub>OL</sub> | voltage gain | $V_S = 5.5V, (V -) + 0.1V < V_O < (V+) - 0.1V, R_L = 10k\Omega \text{ to } V_S / 2$ | | 112 | 125 | | dB | | | | $V_S = 5.5V$ , $(V - ) + 0.2V < V_O < (V+) - 0.2V$ , $R_L$ | | 108 | 120 | | dB | | FREQUEN | ICY RESPONSE | | | | | | | | GBW | Gain-bandwidth product | $V_S = 5.5V$ , $G = +1$ , $R_L = 10k\Omega$ , $C_L = 100pF$ | T <sub>A</sub> = 25°C | | 20 | | MHz | | SR | Slew rate | $V_S = 5.5V, G = +1, V_{STEP} = 5V, R_L = 10k\Omega, C_L =$ | = 100pF | | 33 | | V/ μ s | | THD+N | Total harmonic | $V_S = 5V, G = +1, V_O = 4V_{P-P}, f = 10kHz, R_L = 60$ | <u> </u> | | 0.00125 | | % | 12 # 6.7 Electrical Characteristics (续) For $V_S = (V+) - (V-) = 1.8V$ to 5.5V (±0.85V to ±2.75V) at $T_A = 25^{\circ}$ C, $R_L = 10k\Omega$ connected to $V_S / 2$ , $V_{CM} = V_S / 2$ , and $V_{OM} = V_S / 2$ , unless otherwise noted. | PA | ARAMETER | TEST CONDITION | IS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------|------------|-------------|-----------------| | | | To 0.1%, $V_S = 5.5V$ , $V_{STEP} = 4V$ , $G = +1$ , $C_L = 10$ | )pF | | 200 | | | | | Cattling time | To 0.1%, $V_S = 5.5V$ , $V_{STEP} = 2V$ , $G = +1$ , $C_L = 10$ | )pF | | 150 | | | | s | Settling time | To 0.01%, V <sub>S</sub> = 5.5V, V <sub>STEP</sub> = 4V, G = +1, C <sub>L</sub> = | | 250 | | ns | | | | | To 0.01%, $V_S = 5.5V$ , $V_{STEP} = 2V$ , $G = +1$ , $C_L = -1$ | 10pF | | 200 | | | | CM | Coin Margin | $V_S = 5.5V, G = +1, R_L = 10k\Omega, C_L = 30pF$ | | | 15 | | dB | | GM | Gain Margin | $V_S = 1.8V, G = +1, R_L = 10k\Omega, C_L = 30pF$ | | 15 | | dB | | | | | $V_S = 5.5V, G = +1, R_L = 10k\Omega, C_L = 30pF$ | | 50 | | 0 | | | PM | Phase Margin | $V_S = 1.8V, G = +1, R_L = 10k\Omega, C_L = 30pF$ | | | 52.5 | | 0 | | t <sub>overload</sub> | Overload recovery time | V <sub>IN</sub> × gain > V <sub>S</sub> | | | 130 | | ns | | EMIRR | Electro-magnetic interference rejection ratio | f = 1.8GHz, V <sub>IN_EMIRR</sub> = 100mV | | | 62 | | dB | | OUTPUT | | | | | | | | | | | $V_{S} = 1.8V, R_{L} = 10k\Omega \text{ to } V_{S} / 2$ | | | 15 | 25 | mV | | Vo | Voltage output swing from rail | $V_S = 5.5V$ , $R_L = 10k\Omega$ to $V_S / 2$ | | | 25 | 35 | mV | | | Swing nom rail | $V_{\rm S} = 5.5 \text{V}, R_{\rm L} = 2 \text{k}\Omega \text{ to } V_{\rm S} / 2$ | | | 45 | 55 | mV | | | Short-circuit | V <sub>S</sub> = 1.8V | | ±20 | ±40 | | mA | | I <sub>SC</sub> | current (4) | V <sub>S</sub> = 5.5V | | ±80 | ±110 | | mA | | Z <sub>O</sub> | Open-loop<br>output<br>impedance | f = 10kHz | | | 80 | | Ω | | POWER S | SUPPLY | | | | | | | | | Quiescent | | | | 1.6 | 1.9 | | | IQ | current per<br>amplifier | $V_S = 5.5V, I_O = 0A$ | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | | 2.0 | mA | | | Power-on time | V <sub>S</sub> = 0V to 5.5V, 90% I <sub>Q</sub> Level | | | 25 | | μ <b>s</b> | | SHUTDO | WN | | | | | | | | | Shutdown | All amplifiers disabled, SHDN = V - | | | 0.5 | 1 | μA | | $I_{QSD}$ | current per amplifier (7) | All amplifiers disabled, SHDN = V - , T <sub>A</sub> = -40 | ℃ to 125 ℃ | | | 1.5 | μA | | Z <sub>SHDN</sub> | Output<br>impedance<br>during shutdown<br>(7) | Amplifier disabled | | | 43 11.5 | | <b>G</b> Ω p | | V <sub>IH</sub> | Logic high<br>threshold<br>voltage<br>(amplifier<br>enabled) (7) | | | (V - ) + 1<br>V | | | V | | V <sub>IL</sub> | Logic low<br>threshold<br>voltage<br>(amplifier<br>disabled) | | | | (V | -)+0.2<br>V | V | | | Amplifier enable<br>time (full<br>shutdown) (5)<br>(6) (7) | G = +1, $V_{CM}$ = $V_S$ / 2, $V_O$ = 0.9 × $V_S$ / 2, $R_L$ connected to $V$ - | | | 1 | | | | <sup>L</sup> ON | Amplifier enable<br>time (partial<br>shutdown) (5)<br>(6) (7) | $G = +1, V_{CM} = V_S / 2, V_O = 0.9 \times V_S / 2, R_L conr$ | nected to V - | | 1 | μs | | | | Amplifier disable | $G = +1, V_{CM} = V_S / 2, V_O = 0.1 \times V_S / 2, R_L conr$ | | | 1 | | μs | Product Folder Links: *OPA4323 OPA323 OPA2323* # 6.7 Electrical Characteristics (续) For $V_S$ = (V+) - (V - ) = 1.8V to 5.5V (±0.85V to ±2.75V) at $T_A$ = 25°C, $R_L$ = 10k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_O$ unless otherwise noted. | PARAMETER | PARAMETER TEST CONDITIONS | | TYP | MAX | UNIT | |----------------------------|--------------------------------------------------------|--|-----|-----|------| | | $(V+) \geqslant \overline{SHDN} \geqslant (V-) + 1V$ | | 50 | | • | | bias current (per pin) (7) | $(V-) \leqslant \overline{SHDN} \leqslant (V-) + 0.2V$ | | 100 | | nA | - (1) Max or min limit is specified based on characterization results. - (2) Typical input current noise data to be specified based on design simulation results - (3) Third-order filter; bandwidth = 80kHz at 3dB. - (4) Short circuit current specified here is average of sourcing and sinking short circuit currents - (5) Disable time (t<sub>OFF</sub>) and enable time (t<sub>ON</sub>) are defined as the time interval between the 50% point of the signal applied to the SHDN pin and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level. - (6) Full shutdown refers to the dual device having both channels 1 and 2 disabled (SHDN1 = SHDN2 = V ) and the quad device having all channels 1 to 4 disabled (SHDN12 = SHDN34 = V ). For partial shutdown, only one SHDN pin is exercised; in this mode, the internal biasing circuitry remains operational and the enable time is shorter. - (7) Shutdown section is on preview 提交文档反馈 13 Product Folder Links: OPA4323 OPA323 OPA2323 ### **6.8 Typical Characteristics** at $T_A$ = 25°C, V+ = 2.75V, V - = -2.75V, $R_L$ = 10k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_{OUT}$ = $V_S$ / 2 (unless otherwise noted) 17 at $T_A$ = 25°C, V+ = 2.75V, V - = -2.75V, $R_L$ = 10k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_{OUT}$ = $V_S$ / 2 (unless otherwise noted) Product Folder Links: OPA4323 OPA323 OPA2323 at $T_A$ = 25°C, V+ = 2.75V, V - = -2.75V, $R_L$ = 10k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_{OUT}$ = $V_S$ / 2 (unless otherwise noted) 21 English Data Sheet: SBOSAE8 at $T_A$ = 25°C, V+ = 2.75V, V - = -2.75V, $R_L$ = 10k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_{OUT}$ = $V_S$ / 2 (unless otherwise noted) 23 ## 7 Detailed Description ### 7.1 Overview The OPAx323 family of op amps includes single / dual / quad channel (OPA323, OPA2323, OPA4323), ultra low-voltage (1.7V to 5.5V), high-bandwidth (20MHz) amplifiers. This family of amplifiers feature a zero-crossover input stage and a rail-to-rail output stage that can be used for variety of applications across industrial and automotive markets. The input common-mode voltage range includes signal swing beyond the supply rails, and allows the OPAx323 to be used in many single-supply or dual supply configurations. Rail-to-rail output swing significantly increases dynamic range, especially in low-supply applications with the class AB output stage capable of driving smaller resistive loads. The OPAx323 family of zero-cross input stage amplifiers achieve high linearity for input signals with rail-to-rail swing that are typical in ADC driver applications in comparison to the complementary input stage amplifiers. Gain-bandwidth of 20MHz helps provide a fast settling response for ADC sampling speeds between 0.5 to 5MSPS depending on the settling performance required. The OPAx323 easily supports precision performance in high gain voltage sensing applications (such as the wheatsone bridge), as the device features maximum offset of 1.25mV and drift of 1.8 $\mu$ V/°C. This unique combination of high precision and high gain-bandwidth enables use in multiple applications such as the motor rotary encoders, microphone audio pre-amplifiers and ultrasonic transducers. The OPAx323 family consumes only 1.6mA supply current per channel for 20MHz gain bandwidth, thus providing a good AC performance at a very low power consumption. These devices achieve a high slew-rate of $33V/\mu$ s allowing for fast detection of faults in motor current sensing applications. The zero-cross over input stage provides identical AC and DC performance for both low and high-side sensing applications, thus making the OPAx323 the best choice for current sensing in a variety of end equipments such as the solar string inverters, power delivery, grid, and EV infrastructure. Precision transimpedance and voltage gain applications are well served with a low input bias current (0.5pA typical, 20pA maximum), a good PSRR (20 $\mu$ V/V maximum), CMRR (100dB minimum), and AOL (114dB minimum). The device has 60° of typical phase margin with no load and drives up to 75pF with a phase margin of 35°. The OPAx323 has an internal current limit that enables additional robustness when operating with high output current while driving smaller output impedance like $68\,\Omega$ , $128\,\Omega$ , and $256\,\Omega$ loads in audio applications. The OPAx323 can swing very close to the rails and has a short circuit current of $\pm 80$ mA minimum at 5.5V power supply. The OPAx323S devices provide shutdown functionality for additional power savings and help disable the amplifier when idle. These op amps feature an integrated radio frequency immunity (RFI) and electro-magnetic interference (EMI) rejection filter, unity-gain stability, and no-phase reversal in input overdrive conditions. # 7.2 Functional Block Diagram 27 ### 7.3 Feature Description ### 7.3.1 Operating Voltage The OPAx323 series of operational amplifiers is fully specified from 1.8V to 5.5V and is designed for amplifier operation from 1.7V to 1.8V. In addition, many specifications apply from $-40^{\circ}$ C to 125 $^{\circ}$ C. Parameters that vary significantly with operating voltages or temperature are provided in the *Typical Characteristics* section. TI highly recommends to add low-ESR ceramic bypass capacitors ( $C_{BYP}$ ) between each supply pin and ground. Only one $C_{BYP}$ is sufficient for single supply operation. Make sure that $C_{BYP}$ is placed as close to the device as possible and the power supply trace routes through $C_{BYP}$ before reaching the amplifier power supply terminals. #### 7.3.2 Rail-to-Rail Input The input common-mode voltage range of the OPAx323 series extends beyond the supply rails with a common-mode rejection ratio (CMRR) of 100dB minimum at 5.5V as specified in *Electrical Characteristics*. The device is designed to have a good performance of 85dB minimum CMRR even when operating at an ultra-low supply voltage of 1.8V. This is made possible by using a zero-cross input stage architecture for the amplifier input pair. Most commercial amplifiers employ a complementary input stage architecture which often limits the rail-to-rail CMRR to less than 65dB. This is because the offset performance across the rail-to-rail input common-mode range is not linear. One of the input pairs, usually, the P-channel pair with better offset, noise performance is designed to cover the majority of the common-mode range with the N-channel pair slated to slowly take over at a certain threshold voltage from the positive rail. The creates a big jump in the offset voltage across common mode when transitioning across the input pairs as shown in TLV900x Offset Voltage vs Common-Mode. This offset jump not only affects CMRR but also limits linearity / THD for rail-to-rail input signals. The OPAx323 achieves linear offset performance over the entire rail-to-rail input range by extending the common-mode-range of a single P-channel input pair using an internal charge pump as shown in the *Functional Block Diagram*. This eliminates the need for the N-channel input pair and the resulting offset jump caused by input pair transitions. The OPAx323 exhibits near to zero shift in offset voltage across the entire common-mode voltage as shown in 87-1. This is crucial to achieving high linearity in ADC driver and audio driver applications. 图 7-2. TLV900x Offset Voltage vs Common-Mode 图 7-1. OPAx323 Offset Voltage vs Common-Mode #### 7.3.3 Rail-to-Rail Output The OPAx323 delivers a robust output drive capability. An output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. The device is designed to have a minimum output short circuit current of ±80mA, making the device an excellent choice for audio driver applications at room temperature and English Data Sheet: SBOSAE8 at 5.5V. For resistive loads up to $2k\Omega$ and a power supply of 5.5V, the output swings within a maximum of 55mV to either supply rail, thereby using almost the entire input range of an ADC in ADC driver applications. ### 7.3.4 Common-Mode Rejection Ratio (CMRR) The OPAx323 achieves excellent DC and AC CMRR performance. The device is designed to have a DC CMRR performance at two supply voltages (5.5V and 1.8V) for the entire operating temperature range ( - 40°C to 125°C). DC CMRR is specified for common-mode beyond rails over a input voltage range of (V - ) - $0.2V \leq$ $V_{CM} \leqslant (V+) + 0.15V$ for 5.5V operation and $(V-) - 0.1V \leqslant V_{CM} \leqslant (V+) + 0.05V$ for 1.8V operation. AC CMRR is shown in Typical Characteristics and is subject to the routing of input traces on the PCB board. For good performance, maintain a short and symmetrical input trace for the two amplifier input terminals. #### 7.3.5 Capacitive Load and Stability The OPAx323 is designed for use in applications where driving a capacitive load is required. As with all operational amplifiers, there can be specific instances where the device can become unstable. The particular operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (1V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operating at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases when capacitive loading increases. When operating in the unity-gain configuration, the OPAx323 has a phase margin of 50° with 30pF of capacitive load. The device remains stable with pure capacitive loads up to approximately 75pF with acceptable phase margin of 35° and has no sustained oscillations up to 150pF. The equivalent series resistance (ESR) of some very large capacitors (greater than 1 µ F) is sometimes sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when measuring the overshoot response of the amplifier at higher voltage gains. One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor (typically $10^{\Omega}$ to $50^{\Omega}$ ) in series with the output, as shown in $\mathbb{Z}$ 7-3. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. This is usually the circuit configuration used in ADC driver application with C<sub>load</sub> serving as a charge bucket for the ADC sampling capacitor. 图 7-3. Improving Capacitive Load Drive #### 7.3.6 Overload Recovery Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output stage of the operational amplifier enters a saturation region when the output voltage exceeds the rated operating voltage, because of the high input voltage or high gain. After one of the outputs enters the saturation region, the output stage requires additional time to return to the linear operating state which is referred to as overload recovery time. After the output stage returns to linear operating state, the Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 29 amplifier begins to slew at the specified slew rate. Therefore, the propagation delay (in case of an overload condition) is the sum of the overload recovery time and the slew time. The overload recovery time for the OPAx323 family is designed to be approximately 130ns typical. #### 7.3.7 EMI Rejection The OPAx323 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications (radio frequency interference - RFI) and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the OPAx323 benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10MHz to 6GHz. 图 7-4 shows the results of this testing on the OPAx323. 表 7-1 shows the EMIRR IN+ values for the OPAx323 at particular frequencies commonly encountered in real-world applications. The *EMI Rejection Ratio of Operational Amplifiers* application report contains detailed information on the topic of EMIRR performance relating to op amps and is available for download from <a href="https://www.ti.com">www.ti.com</a>. 图 7-4. EMIRR Testing 表 7-1. OPAx323 EMIRR IN+ for Frequencies of Interest | FREQUENCY | APPLICATION OR ALLOCATION | EMIRR IN+ | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | 400MHz | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications | 48dB | | 900MHz | 900MHz Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6GHz), GSM, aeronautical mobile, UHF applications | | | 1.8GHz | GSM applications, mobile personal communications, broadband, satellite, L-band (1GHz to 2GHz) | 60dB | | 2.4GHz | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2GHz to 4GHz) | 61dB | | 3.6GHz | Radiolocation, aero communication and navigation, satellite, mobile, S-band | 67dB | | 5GHz | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4GHz to 8GHz) | 70dB | #### 7.3.8 ESD and Electrical Overstress Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. Having a good understanding of this basic ESD circuitry and relevance to an electrical overstress event is helpful. 7-5 shows the ESD circuits contained in the OPAx323 devices. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power supply lines, where the input and output pins meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation. Note that the OPAx323 features no current-steering diodes connected between the input and positive power-supply pin. 图 7-5. Equivalent Internal ESD Circuitry # 7.3.9 Input ESD Protection The OPAx323 family incorporates internal ESD protection circuits on all pins. For inputs, this protection primarily consists of fail safe ESD input structures which feature no current-steering diodes connected between the input and positive power-supply pin as shown in the $\boxed{3}$ 7-5. This feature is very useful during power sequencing scenarios where input signal can be present before the positive power supply rail. A fail safe input ESD structure prevents any short between inputs and positive power supply. For further details, refer to *Op Amp ESD Protection Structures* application note. #### 7.3.10 Shutdown Function The OPAx323S devices feature SHDN pins that disable the op amp, placing the op amp into a low-power standby mode. In this mode, the op amp typically consumes less than 1000nA at room temperature. The SHDN pins are active low, meaning that shutdown mode is enabled when the input to the SHDN pin is a valid logic low. The $\overline{SHDN}$ pins are referenced to the negative supply voltage of the op amp. The threshold of the shutdown feature lies around 500mV (typical) and does not change with respect to the supply voltage. Hysteresis has been included in the switching threshold to provide for smooth switching characteristics. For optimal shutdown behavior, the $\overline{SHDN}$ pins must be driven with valid logic signals. A valid logic low is defined as a voltage between V - and (V - ) + 0.2V. A valid logic high is defined as a voltage between (V - ) + 1V and V+. To enable the amplifier, the $\overline{SHDN}$ pins must be driven to a valid logic high. To disable the amplifier, the $\overline{SHDN}$ pins must be driven to a valid logic low. TI highly recommends to not leave the shutdown pin floating, but to connect the shutdown pin to a valid high or low voltage. The maximum voltage allowed at the $\overline{SHDN}$ pins is (V+) + 0.5V. Exceeding this voltage level damages the device. The $\overline{SHDN}$ pins are high-impedance CMOS inputs. Dual op amp versions are independently controlled and quad op amp versions are controlled in pairs with logic inputs. For battery-operated applications, this feature can be used to greatly reduce the average current and extend battery life. The enable and disable time is targeted to be under 1µs for full shutdown of all channels. When disabled, the output assumes a high-impedance state. This architecture allows the OPAx323S to operate as a gated amplifier (or to have the device output multiplexed onto a common analog output bus). Shutdown time ( $t_{OFF}$ ) depends on loading conditions as any charge on the output capacitor needs to be discharged by any external resistive load or the op-amp. To achieve the 1µs shutdown time, the specified $10k\,\Omega$ load to midsupply ( $V_S$ / 2) is required with no capacitive load. ### 7.3.11 Packages with an Exposed Thermal Pad The OPAx323 family is available in packages such as the WQFN-16 (RTE) and WSON-8 (DSG), which feature an exposed thermal pad. Inside the package, the die is attached to this thermal pad using an electrically conductive compound. For this reason, when using a package with an exposed thermal pad, the thermal pad must be connected to V – . Attaching the thermal pad to a potential other then V – is not allowed, and the performance of the device may not be consistent with the *Electrical Characteristics* table when doing so. ### 7.4 Device Functional Modes The OPAx323 devices have one functional mode. These devices are powered on as long as the power-supply voltage is between 1.7V $(\pm 0.85\text{V})$ and 5.5V $(\pm 2.75\text{V})$ . The OPAx323S devices feature a shutdown pin, which can be used to place the op amp into a low-power mode. For more information, see the *Shutdown Function* section. 33 ## **8 Application and Implementation** #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 8.1 Application Information The OPAx323 family of rail-to-rail input and output operational amplifiers is specifically designed for variety of high gain and high speed applications. These devices operate from 1.7V to 5.5V, are unity-gain stable, and are also an excellent choice for a wide range of general-purpose applications. The output stage is capable of driving small resistive loads connected to any point between V+ and V - as long as the device is not forced into short circuit mode. The input common-mode voltage range includes beyond the rail signal swing and allows the OPAx323 series to be used in many single-supply or dual supply configurations. ### 8.2 Typical Application ### 8.2.1 OPAx323 in Low-Side, Current Sensing Application ⊗ 8-1 shows the OPA323 configured in a low-side current sensing application. 图 8-1. OPA323 in a Low-Side, Current-Sensing Application #### 8.2.1.1 Design Requirements The design requirements for this design are: Load current: 0A to 1A Maximum output voltage: 4.9VMaximum shunt voltage: 100mV #### 8.2.1.2 Detailed Design Procedure The transfer function of the circuit in 图 8-1 is given in 方程式 1. $$V_{OUT} = I_{LOAD} \times R_{SHUNT} \times Gain$$ (1) The load current ( $I_{LOAD}$ ) produces a voltage drop across the shunt resistor ( $R_{SHUNT}$ ). The load current is set from 0A to 1A. To keep the shunt voltage below 100 mV at maximum load current, the largest shunt resistor is defined using 方程式 2. $$R_{SHUNT} = \frac{V_{SHUNT\_MAX}}{I_{LOAD\_MAX}} = \frac{100 \text{ mV}}{1 \text{ A}} = 100 \text{ m}\Omega$$ (2) Using 方程式 2, $R_{SHUNT}$ is calculated to be $100m\,\Omega$ . The voltage drop produced by $I_{LOAD}$ and $R_{SHUNT}$ is amplified by the OPA323 to produce an output voltage of approximately 0V to 4.9V. The gain needed by the OPA323 to produce the necessary output voltage is calculated using 方程式 3. $$Gain = \frac{V_{OUT\_MAX} - V_{OUT\_MIN}}{V_{IN\_MAX} - V_{IN\_MIN}}$$ (3) Using 方程式 3, the required gain is calculated to be 49V/V, which is set with resistors $R_F$ and $R_G$ . 方程式 4 sizes the resistors $R_F$ and $R_G$ , to set the gain of the OPA323 to 49V/V. $$Gain = 1 + \frac{R_F}{R_G} \tag{4}$$ Selecting $R_F$ as 57.6k $\Omega$ and $R_G$ as 1.2k $\Omega$ provides a combination that equals 49V/V. $\boxtimes$ 8-2 shows the measured transfer function of the circuit shown in $\boxtimes$ 8-1. Notice that the gain is only a function of the feedback and gain resistors. This gain is adjusted by varying the ratio of the resistors and the actual resistors values are determined by the impedance levels that the designer wants to establish. The impedance level determines the current drain, the effect that stray capacitance has, and a few other behaviors. There is no optimal impedance selection that works for every system; choose an impedance that is best for the system parameters. #### 8.2.1.3 Application Curve 图 8-2. Low-Side, Current-Sense Transfer Function ### 8.3 Power Supply Recommendations The OPAx323 is tested for amplifier operation at 1.7V and is fully specified from 1.8V to 5.5V (±0.9V to ±2.75V); many specifications apply from - 40°C to 125°C. *Electrical Characteristics* presents parameters that can exhibit significant variance regarding operating voltage or temperature. 小心 Supply voltages larger than 7V can permanently damage the device; for more information, see the *Absolute Maximum Ratings* table. TI highly recommends to add low-ESR ceramic bypass capacitors ( $C_{BYP}$ ) between each supply pin and ground. Only one $C_{BYP}$ is sufficient for single supply operation. Place the $C_{BYP}$ as close to the device as possible to reduce coupling errors from noisy or high-impedance power supplies. Make sure the power supply trace routes through $C_{BYP}$ before reaching the amplifier power supply terminals. For more information, see *Layout Guidelines*. ### 8.4 Layout ### 8.4.1 Layout Guidelines For best operational performance, use good printed circuit board (PCB) layout practices, including: - Noise can propagate into analog circuitry through the power connections of the board and propagate to the power pins of the op amp itself. Bypass capacitors are used to reduce the coupled noise by providing a lowimpedance path to ground. - Connect low-ESR, 0.1µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. One bypass capacitor from V+ to ground is adequate for single-supply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, then cross the sensitive trace at a 90 degree angle, which is much better as opposed to running the traces in parallel with the noisy trace. - Place the external components as close to the device as possible, as shown in *Layout Example*. Keeping R<sub>1</sub> and R<sub>2</sub> close to the inverting input minimizes parasitic capacitance. - Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. - TI recommends cleaning the PCB following board assembly for best performance. - Any precision integrated circuit can experience performance shifts resulting from moisture ingress into the plastic package. Following any aqueous PCB cleaning process, TI recommends baking the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, postcleaning bake at 85°C for 30 minutes is sufficient for most circumstances. English Data Sheet: SBOSAE8 ## 8.4.2 Layout Example Note: C3 and C4 are C<sub>BYP</sub> capacitors 图 8-3. Schematic for Noninverting Configuration Layout Example 图 8-4. Operational Amplifier Board Layout for Noninverting Configuration - SC70 (DCK) Package 37 ## 9 Device and Documentation Support ## 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation see the following: - · Texas Instruments, QFN/SON PCB Attachment application note - Texas Instruments, Quad Flatpack No-Lead Logic Packages application note ## 9.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 9.3 支持资源 TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### **Trademarks** TI E2E<sup>™</sup> is a trademark of Texas Instruments. Bluetooth® is a registered trademark of Bluetooth SIG, Inc. 所有商标均为其各自所有者的财产。 ## 9.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 # 9.5 术语表 TI术语表本术语 本术语表列出并解释了术语、首字母缩略词和定义。 ## 10 Revision History 注:以前版本的页码可能与当前版本的页码不同 | С | hanges from Revision A (November 2023) to Revision B (April 2024) | Page | |---|------------------------------------------------------------------------------------------------------------------------------------------|------| | • | 将 DGK (VSSOP, 8)、DDF (SOT23-THN) OPA2323 和 DYY (SOT23-THN) OPA4323 的状态从 <i>预发布</i> 更正在供货 | | | • | 将数据表标题中的 CMRR 值从 m 100dB 更改为 114dB | | | • | 在 <i>器件信息</i> 表中将 DYY (SOT-23) 封装选项从 <i>16</i> 引脚更改为 <i>14</i> 引脚,并将封装从 OPA4323S 移至 OPA4323 | 1 | | • | Changed the DYY (SOT-23) package option from 16 to 14 pins and moved the package from OPA4323S OPA4323 in <i>Device Comparison</i> table | | | • | Removed OPA4310 information from the data sheet | | | • | Changed the Typical Characteristics section to add more plots | 14 | | • | Changed the Rail-to-Rail input section | 28 | | • | Changed the EMIRR Testing plot in <i>EMI Rejection</i> section | | | • | Changed the EMIRR IN+ values for the 900MHz, 1.8GHz, 2.4GHz, 3.6GHz, and 5GHz frequency options | | | | OPAx323 EMIRR IN+ for Frequencies of Interest table | 30 | | | | | Copyright © 2024 Texas Instruments Incorporated | • | Instruments | |--------|-------------| | www ti | com cn | | CI | hanges from Revision * (October 2023) to Revision A (November 2023) | Page | |----|---------------------------------------------------------------------|------| | • | 将 DCK (SC70, 5) OPA323 状态从 <i>预发布</i> 更改为 <i>正在供货</i> | 1 | | • | 将 D (SOIC, 8) OPA2323 状态从 <i>预发布</i> 更改为 <i>正在供货</i> | 1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 39 www.ti.com 19-Apr-2024 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | OPA2323IDDFR | ACTIVE | SOT-23-THIN | DDF | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 23DDF | Samples | | OPA2323IDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2DGK | Samples | | OPA2323IDR | ACTIVE | SOIC | D | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2323ID | Samples | | OPA323IDCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 1RG | Samples | | OPA4323IDYYR | ACTIVE | SOT-23-THIN | DYY | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O4323IDYYR | Samples | | OPA4323IPWR | ACTIVE | TSSOP | PW | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O4323PW | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # PACKAGE OPTION ADDENDUM www.ti.com 19-Apr-2024 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 12-Apr-2024 ## **TAPE AND REEL INFORMATION** | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2323IDDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA2323IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2323IDR | SOIC | D | 8 | 3000 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA323IDCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | OPA4323IDYYR | SOT-23-<br>THIN | DYY | 14 | 3000 | 330.0 | 12.4 | 4.8 | 3.6 | 1.6 | 8.0 | 12.0 | Q3 | | OPA4323IPWR | TSSOP | PW | 14 | 3000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 12-Apr-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA2323IDDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | OPA2323IDGKR | VSSOP | DGK | 8 | 2500 | 356.0 | 356.0 | 35.0 | | OPA2323IDR | SOIC | D | 8 | 3000 | 356.0 | 356.0 | 35.0 | | OPA323IDCKR | SC70 | DCK | 5 | 3000 | 190.0 | 190.0 | 30.0 | | OPA4323IDYYR | SOT-23-THIN | DYY | 14 | 3000 | 336.6 | 336.6 | 31.8 | | OPA4323IPWR | TSSOP | PW | 14 | 3000 | 356.0 | 356.0 | 35.0 | - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present. - 5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE PACKAGE PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. 3 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - 5. Reference JEDEC Registration MO-345, Variation AB - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. C. QFN (Quad Flatpack No-Lead) package configuration. D. This package complies to JEDEC MO-288 variation X2EFD. SMALL OUTLINE INTEGRATED CIRCUIT - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司