### LITIX<sup>™</sup> Pixel Rear Multi-channel LED driver #### **Features** - · 16 channel device with integrated and protected output stages, optimized to drive LEDs - High regulated output current up to 76.5 mA per channel - Parallel output operation for higher load currents - 16 independent 6-bit configurable global output current configurations ranging from 5.625 mA to 76.5 mA - 16 independent 14-bit PWM engines from 100 Hz up to 2 kHz - · Configurable thermal derating - Configurable LED Open, Short and Single-LED-Short thresholds - Digital feedback of external two voltage measurements (NTC/PTC) - Integrated HSLI transceiver, CAN-FD physical-layer compatible up to 2 MBit/s - Developed according to ISO26262 with process complying to ASIL-B #### **Potential applications** - Open-drain LED driver with high-speed lighting interface (HSLI UARToverCAN) - · Automotive rear light functions such as tail, stop and sequential (dynamic) turn indicator - Animated light functions like "welcome/goodbye" functions - Interior lighting functions for ambient lighting (RGB color control), illumination and dash board lighting - LED panels for industrial applications and instrumentation #### **Product validation** Qualified for automotive applications. Product validation according to AEC-Q100. #### **Description** The TLD7002-16ES is a 16 channel device with integrated and protected output stages. It is designed to control LEDs with a current up to 76.5 mA as linear current sink (LCS). The power stages can be configured in parallel for higher load currents. Each individual power output stage is configured to a 6-bit current set value stored in the OTP. 16 independent and individual PWM configurations can be set. A high-speed lighting interface is used for device OTP programming, configuration, control and diagnostic feedback. #### **Datasheet** #### Description | Parameter | Symbol | Values | |----------------------------------------------------|----------------------|-------------------------------| | Power supply operating voltage | $V_{S(OP)}$ | 6.0 V 20 V | | Maximum output voltage | V <sub>OUT_max</sub> | 35 V | | Nominal load current (Linear current sink) | I <sub>L_NOM</sub> | 75 mA, V <sub>LED</sub> = 5 V | | Output current accuracy $T_J = 25^{\circ}\text{C}$ | A <sub>IOUT,25</sub> | ±5% | | Minimum dropout voltage | $V_{ m dr\_min}$ | 600 mV at 50 mA | #### Further features include the following: - · Configurable thermal derating to protect the LED load at high ambient temperature conditions - Configurable LED Open, Short and Single-LED-Short thresholds for LED fault detection - Digital feedback of external NTC/PTC temperature measurement and up to two separate LED forward voltage measurements - · High-speed lighting interface for LED control - Integrated HSLI transceiver, CAN-FD physical-layer compatible and electrical characteristics compliant to ISO11898-2:2016 - Protocol based on UART with baud rate up to 2 MBit/s - · Integrated transceiver with very low electromagnetic emission (EME) allows the use without additional common mode choke - Developed according to ISO26262 with process complying to ASIL-B - Optimized for Electromagnetic Compatibility (EMC) - · Optimized for high immunity against Electromagnetic Interference (EMI) - Green Product (RoHS compliant) - AEC Qualified #### Safety relevant features - Configurable V<sub>FWD</sub> monitoring - · Programmable output current monitoring - · PWM duty cycle monitoring - · HSLI bus watchdog - · GPINn PWM warning - Integrated load diagnostic features for open load, short circuit, single LED short, short between two adjacent strings detection. - Programmable safe state in case of loss of communication - · Internal over temperature sensor - · Internal clock monitoring - · Individual fault and status flags readable via HSLI - · Configurable fault management and common open-drain output error pin ERRN | Туре | Package | Marking | | |--------------|-------------|------------|--| | TLD7002-16ES | PG-TSDSO-24 | TLD7002-16 | | ## **Datasheet** # **Table of contents** | | Table of contents | 3 | |-------|-----------------------------------------|----| | 1 | Block diagram and terms | 6 | | 1.1 | Block diagram | 6 | | 1.2 | Terms | 6 | | 2 | Pin configuration | 7 | | 2.1 | Pin configuration | 7 | | 2.2 | Pin description | 7 | | 3 | General product characteristics | 9 | | 3.1 | Absolute maximum ratings | 9 | | 3.2 | Functional range | 11 | | 3.3 | Thermal resistance | 12 | | 4 | Power supply | 13 | | 4.1 | Power mode states | 13 | | 4.2 | Idle mode | 14 | | 4.3 | Init mode | 14 | | 4.4 | Fail-off mode | 15 | | 4.5 | Fail-safe mode | 15 | | 4.6 | Active mode | 15 | | 4.7 | OTP mode | 16 | | 4.8 | OTP programming mode | 16 | | 4.9 | OTP programming emulation mode | 16 | | 4.10 | Electrical characteristics power supply | 17 | | 5 | General Purpose Input (GPI) | 21 | | 5.1 | Overview and features | 21 | | 5.2 | Digital Input | 21 | | 5.3 | Direct drive | 21 | | 5.4 | Output enable | 22 | | 5.5 | Analog input | 22 | | 5.6 | GPIN PWM decoding | 23 | | 5.7 | Electrical characteristics | 23 | | 6 | Power Stage | 25 | | 6.1 | Features | 25 | | 6.2 | Current sink operation | 25 | | 6.3 | HSLI configurable output current | 25 | | 6.4 | PWM Generator | 26 | | 6.4.1 | PWM function | 26 | | 6.4.2 | PWM frequency | 26 | | 6.4.3 | PWM duty cycle | 26 | 3 # **Datasheet** Table of contents | 6.4.4 | PWM duty cycle configuration - linear or power-law relation | 26 | |-------|-------------------------------------------------------------|----| | 6.4.5 | PWM phase shift | 27 | | 6.5 | Power shift | 28 | | 6.6 | Parallel output configuration | 29 | | 6.7 | Thermal overload | 29 | | 6.8 | Thermal derating | 29 | | 6.8.1 | Thermal derating with integrated temperature sensor | 29 | | 6.8.2 | Thermal derating with GPIN0 | 30 | | 6.9 | Thermal overload retry strategy | 31 | | 6.10 | Normal and fast switching mode | 31 | | 6.11 | Electrical characteristics | 32 | | 7 | Load Diagnostic | 36 | | 7.1 | Features | 36 | | 7.2 | VFWD measurement | 36 | | 7.3 | VGPIN measurement | 36 | | 7.4 | VLED measurement | 37 | | 7.5 | VS measurement | 37 | | 7.6 | Minimum VOUT measurement | 37 | | 7.7 | Voltage regulator feedback | 37 | | 7.8 | Open load detection | 38 | | 7.9 | Single LED Short (SLS) detection | 38 | | 7.10 | OUT_SHORT_WRN, CUR_WRN, DC_WRN, VFWD_WRN warnings | 38 | | 7.11 | Diagnostic group | 39 | | 7.12 | Configurable fault management | 39 | | 7.13 | Load fault reconfirmation cycle | 39 | | 7.14 | Diagnostic enable | 41 | | 7.15 | Diagnostic sample delay | 42 | | 7.16 | Load diagnostic debouncing | 42 | | 7.17 | ERRN reaction | 42 | | 7.18 | ERRN report | 43 | | 7.19 | ERRn reporting sources | 43 | | 7.20 | HSLI diagnostic flag handling | 44 | | 7.21 | Electrical characteristics | 45 | | 8 | ОТР | 46 | | 8.1 | Features | 46 | | 8.2 | Electrical characteristics | 46 | | 9 | Communication interface | 47 | | 9.1 | Protocol layer - High Speed Lighting Interface | 47 | | 9.1.1 | General description | | | 9.1.2 | Main features | 47 | | 9.1.3 | Frame structure | 47 | | | | | # **Datasheet** ### Table of contents | 9.1.4 | HSLI interframe delay | 47 | |--------------|-------------------------------------------------------|----| | 9.1.5 | Slave response bus idle time | | | 9.1.6 | UART byte field | | | 9.1.7 | HSLI baud rate auto detection | | | 9.1.8 | HSLI bit timing | | | 9.1.9 | HSLI watchdog timeout | | | 9.1.10 | Electrical characteristics | | | 9.1.11 | Master Frame Types | | | 9.1.11.1 | Overview | | | 9.1.11.2 | DC_SYNC - broadcast duty cycle update synchronization | | | 9.1.11.3 | DC_UPDATE - update duty cycle shadow register | | | 9.1.11.4 | READ_OST - request diagnostic | | | 9.1.11.5 | HWCR frame | | | 9.1.11.6 | PM_CHANGE - power mode change | | | 9.1.11.7 | WRITE_REG - Write register | | | 9.1.11.8 | READ_REG - Read register | | | 9.1.11.9 | SYNC_BREAK | | | 9.1.11.10 | Handling of invalid frame requests | 66 | | 9.1.11.11 | CRC overview | | | 9.1.11.12 | Byte Field Description | 67 | | 9.1.11.12.1 | MASTER_REQ_ADDR | 67 | | 9.1.11.12.2 | DutyCycleOUTn byte | 68 | | 9.1.11.12.3 | MRC_DLC_FUN byte | 68 | | 9.1.11.12.4 | StartADDR byte | 70 | | 9.1.11.12.5 | Data Word | 70 | | 9.1.11.12.6 | Power Mode | 71 | | 9.1.11.12.7 | Output Status Byte | 71 | | 9.1.11.12.8 | Channel status Byte – OUTn | 72 | | 9.1.11.12.9 | RESET diagnostic words | 74 | | 9.1.11.12.10 | ACK byte | 75 | | 9.2 | Physical layer | 76 | | 9.2.1 | CAN-FD compliance | 76 | | 9.2.2 | Transceiver block diagram | 76 | | 9.2.3 | Electrical characteristics | 77 | | 10 | Application Information | 79 | | 11 | Package dimensions | 80 | | | Revision history | 81 | | | Disclaimer | 82 | 1 Block diagram and terms # 1 Block diagram and terms # 1.1 Block diagram Figure 1 Block diagram of TLD7002-16ES ### 1.2 Terms Figure 2 shows all terms used in this datasheet, with associated convention for positive values. Figure 2 Terms and definitions OUTn: n denotes the channel number from 0 to 15 GPINn: n denotes the GPIN number from 0 to 1 2 Pin configuration # 2 Pin configuration # 2.1 Pin configuration Figure 3 Pin configuration # 2.2 Pin description Table 1 Pin description | Pin | Symbol | Function | |-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | VS | Power supply voltage | | | | Supply for internal biasing and can be used for differential forward voltage measurement of the LED load | | 1 | VDD | Digital GPIN supply voltage output | | | | Can be used as voltage reference for NTC/PTC thermistors and acts as HSLI bus voltage reference, thus as supply for the transceiver | | 22 | GND | Ground | | | | Ground potential. Connect externally close to the chip | | - | EP | Exposed pad | | | | Connect to external heat spreading Cu area, either electrical GND or floating potential. Recommendation is to use the GND layer of a PCB with thermal vias, The exposed pad is not replacing the electrical GND pin | | 520 | OUT0OUT15 | Output channel | | | | Open drain linear current sink. Connect to the target load | | 20 | ERRN | ERROR flag I/O | | | | Open drain active low error flag. Connect to a pull-up resistor | ### **Datasheet** 2 Pin configuration Table 1 (continued) Pin description | Pin | Symbol | Function | |-----|--------------|----------------------------------------------------------------------------| | 2,3 | GPINO, GPIN1 | General purpose input | | | | Can be used for voltage measurement or as function activation input source | | 4 | VLED | Analog input | | | | Can be used for differential forward voltage measurement of the LED load | | 24 | HSLIH | High-speed lighting interface high level I/O | | | | "high" in "dominant" state | | 23 | HSLIL | High-speed lighting interface low level I/O | | | | "low" in "dominant" state | Note: Unused output pins (OUTn) shall be left open with duty cycle set to 0. ### **Datasheet** 3 General product characteristics # **3** General product characteristics # 3.1 Absolute maximum ratings ### Table 2 Absolute maximum ratings $T_J$ = -40°C to +150°C; all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). | Parameter | Symbol | | Values | | | Note or condition | P- | |-----------------------------------|--------------------|------|--------|------|----|------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Supply pins | | · | • | | | | | | Power supply voltage | V <sub>S</sub> | -0.3 | _ | 28 | V | - | PRQ-362 | | Power supply load<br>dump voltage | V <sub>S(LD)</sub> | - | _ | 35 | V | suppressed Load Dump acc. to ISO16750-2 (2010). $R_i = 2 \Omega$ | PRQ-686 | | Digital supply voltage | $V_{DD}$ | -0.3 | _ | 5.5 | V | - | PRQ-363 | | Digital supply current | I <sub>DD</sub> | 0 | - | 10 | mA | Not subject to production test - specified by design | PRQ-364 | | Output pins | | | | | | | | | Power output voltage | V <sub>OUT</sub> | -0.3 | _ | 35 | V | - | PRQ-365 | | Power output current | l <sub>оит</sub> | 0 | - | 85 | mA | Not subject to production test - specified by design | PRQ-366 | | GPIN/VLED pins | | ' | | | | | | | Voltage at pin GPIN0,<br>GPIN1 | $V_{GPIN}$ | -0.3 | _ | VDD | V | - | PRQ-367 | | Current at pin GPIN0,<br>GPIN1 | I <sub>GPIN</sub> | 0 | - | 2 | mA | Not subject to production test - specified by design | PRQ-368 | | Voltage at pin VLED | $V_{LED}$ | -0.3 | _ | 35 | V | _ | PRQ-369 | | HSLI pins | | | • | | | | | | Voltage at pin HSLIL, | V <sub>HSLI</sub> | -27 | _ | 35 | V | | PRQ-756 | | Temperatures | | | | | | | | | Junction temperature | T <sub>J</sub> | -40 | - | 150 | °C | Not subject to production test - specified by design | PRQ-370 | #### **Datasheet** 3 General product characteristics #### Table 2 (continued) Absolute maximum ratings $T_J$ = -40°C to +150°C; all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |----------------------------------------------------|--------------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | ESD susceptibility | | | | | | | | | ESD susceptibility all pins (HBM) | V <sub>ESD(HBM)</sub> | -2 | - | 2 | kV | ESD susceptibility,<br>Human Body Model<br>"HBM" according to<br>AEC Q100-002; | PRQ-540 | | | | | | | | Not subject to production test - specified by design | | | ESD susceptibility<br>HSLIH, HSLIL vs GND<br>(HBM) | V <sub>ESD(HBM)</sub> | -8 | _ | 8 | kV | ESD susceptibility,<br>Human Body Model<br>"HBM" according to<br>AEC Q100-002; | PRQ-665 | | | | | | | | Not subject to production test - specified by design | | | ESD susceptibility all pins (CDM) | V <sub>ESD(CDM)</sub> | -500 | _ | 500 | V | ESD susceptibility,<br>Charged Device Model<br>"CDM" according to<br>AEC Q100-011;<br>Not subject to | PRQ-542 | | | | | | | | production test -<br>specified by design | | | ESD susceptibility corner pins (CDM) | V <sub>ESD(CDM)_CR</sub> | -750 | _ | 750 | V | ESD susceptibility,<br>Charged Device Model<br>"CDM" according to<br>AEC Q100-011; | PRQ-543 | | | | | | | | Not subject to production test - specified by design | | #### Notes: - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. ### **Datasheet** 3 General product characteristics # 3.2 Functional range ### Table 3 Functional range $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified) | Parameter | Symbol | | Values | | | Note or condition | P- | |-----------------------------------------------------|----------------------|------|--------|-------|----|------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | Number | | Supply pins | | , | | | | | <u>'</u> | | Power supply voltage operating range | V <sub>SOP</sub> | 6 | 9 | 20 | V | - | PRQ-373 | | Extended power<br>supply voltage<br>operating range | V <sub>SOPEXT</sub> | 6 | 9 | 29 | V | t≤1 min with parameter deviations | PRQ-763 | | Digital supply output voltage | $V_{DD}$ | 4.5 | 5 | 5.5 | V | - | PRQ-372 | | VS capacitor range | C <sub>VS</sub> | 100 | 470 | _ | nF | X7R | PRQ-374 | | VDD capacitor range | $C_{\text{VDD}}$ | 4700 | _ | 13000 | nF | | PRQ-375 | | VLED capacitor range | C <sub>VLED</sub> | _ | 470 | _ | nF | X7R | PRQ-376 | | Temperatures | | | | | | | | | Junction temperature | TJ | -40 | _ | 150 | °C | - | PRQ-377 | | Output stage | | | | | | | | | VLED operating range | V <sub>LED(OP)</sub> | 2 | 9 | 20 | ٧ | - | PRQ-660 | | Output voltage operating range | V <sub>OUT(OP)</sub> | 0.6 | - | 20 | V | - | PRQ-378 | | Output current per channel | <b>Г</b> оит | 0 | - | 76.5 | mA | Code 0x00 = 5.625<br>mA, Code 0x3F = 76.5<br>mA;<br>OUT.DC = 0 % results<br>into 0 mA and power<br>stage is off. | PRQ-379 | | Output capacitor range | C <sub>OUT</sub> | 0 | _ | 100 | nF | - | PRQ-380 | | Output inductance range | L <sub>OUT</sub> | 0 | - | 2 | μН | 10 nF < C <sub>OUT</sub> ≤ 100 nF | PRQ-381 | | Output inductance range | L <sub>OUT</sub> | 0 | - | 1 | μН | C <sub>OUT</sub> < 10 nF | PRQ-382 | #### **Datasheet** 3 General product characteristics ### 3.3 Thermal resistance #### Table 4 Thermal resistance | Parameter | Symbol | | Values | | Unit | Note or condition | P- | |------------------------------------------------|--------------------|------|--------|------|------|---------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Thermal resistance junction to top | $\Psi_{JTOP}$ | - | 3 | 5 | K/W | Not subject to production test - specified by design. | PRQ-618 | | Thermal resistance junction to soldering point | R <sub>thJSP</sub> | - | 3 | 5 | K/W | simulated at exposed pad; Not subject to production test - specified by design. | PRQ-619 | | Thermal resistance junction to ambient | $R_{thJA}$ | - | 28 | 30 | K/W | Not subject to production test - specified by design. | PRQ-383 | Note: Specified $R_{\rm th}$ values are according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; the product (chip + package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 µm Cu, 2 x 35 µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Simulation done at $T_{\rm AMB}$ = 85°C with all channels on, $P_{\rm DISSIPATION}$ = 2 W and a homogeneous temperature distribution across the device. 4 Power supply ### 4 Power supply The device is supplied by VS, which is used for the internal logic and the supply for the power output stages. Moreover, the high-speed lighting bus bias voltage $V_{\rm DD}$ is generated internally from VS and available on the VDD pin. VS has an undervoltage detection circuit, which prevents the activation of the power output stages and diagnosis in case the applied voltage is below the undervoltage threshold. #### 4.1 Power mode states The device has the following operation modes: - Idle (unsupplied and reset) - Init mode - Active mode - OTP mode with substates for programming or emulation - Fail-safe mode - · Fail-off mode The state diagram including the possible transitions is shown below. The behavior of the device as well as some parameters may change depending on the operation mode of the device. The state diagrams are shown in Figure 4 and Figure 5. Note: ADC readings, and all the diagnostic related to it, are available only in ACTIVE, FAIL-SAFE and OTP modes. Figure 4 Power supply operation modes 4 Power supply Figure 5 Power supply operation modes for OTP programming and emulation ### 4.2 Idle mode In the idle mode - all output channels are switched OFF and - the device is reset including configuration and fault registers and - the HSLIH and HSLIL bus interface pins are floating. The device enters into Idle mode if the power supply voltage $V_S < V_{S(UV)\_fall}$ OR internal fault via fail-off mode occurred. #### 4.3 Init mode The following functions are available in init mode: - Sending and receiving HSLI frames if V<sub>DD</sub> > V<sub>DD(UV)\_rise</sub> - VDD output voltage is available - · BIST safety mechanism are executed - Power output stages are commanded to off, means the DC = 0%. The device enters into init mode in $t_{IDLE2INIT}$ if: $V_{S} > V_{S(UV)_{rise}}$ OR in $t_{\mathsf{INIT}}$ if: #### **Datasheet** 4 Power supply the device is in active mode AND - an internal fault occurred and HSLI or ERRn is operational OR - V<sub>DD</sub> < V<sub>DD(UV) fall</sub> OR PM CHANGE(enter init mode) frame is received via the HSLI bus OR 6 times sync\_break is received via the HSLI bus as described in Chapter 9.1.11.9 to reset the device OR the device is in active mode AND a load fault has been detected OF the device is in active mode AND ERRN is active when $V_{\text{ERRN}} < V_{\text{ERRN,th}}$ . #### 4.4 Fail-off mode In the fail-off mode the device is reset, all output channels are switched OFF and the HSLIH and HSLIL bus interface pins are floating. The device enters into fail-off mode in $t_{\text{FAIL OFF}}$ in case of an internal fault when HSLI or ERRN is not operational. #### 4.5 Fail-safe mode In fail-safe mode each output stage enters the desired safe state either ON or OFF. The device enters into fail-safe mode in $t_{\text{ACTIVE2FAILSAFE}}$ - if the device is in active mode and the timeout watchdog is triggered OR - if the device is in init mode and the timeout watchdog is triggered OR - if the device received an PM\_CHANGE(enter\_fail-safe) via the HSLI bus OR - if the GPIN warning occurs and the watchdog timeout is disabled. The device exits the fail-safe mode into init mode in $t_{\text{FAILSAFE2INIT}}$ if - the device received a valid PM\_CHANGE(enter\_init\_mode) frame via the HSLI OR - a 6 consecutive HSLI sync break frames trigger a device reset. The device exits the fail-safe mode into active mode in $t_{\text{FAILSAFE2ACTIVE}}$ if - the device received a valid DC\_UPDATE frame via the HSLI OR - GPIN warning cleared via HSLI HWCR frame The safe state is set on the FAIL-SAFE MODE OTP register. If the device reaches the fail-safe state, the duty cycle values and the output current of all and only the outputs enabled in fail-safe state will be updated with the content of the OTP registers (OTP failsafe/GPIN0 DC register and OTP ISET register). #### 4.6 Active mode The device enters into active mode within $t_{INIT2ACTIVE}$ if: - the device is in init OR fail-safe mode AND - BISTs are pass in init mode AND - OTP is configured and locked OR OTP emulation is valid AND - the device received a valid DC\_UPDATE command via the HSLI bus OR an activation request via GPINn AND 15 V<sub>DD</sub>>V<sub>DD</sub> <sub>UV(rise)</sub> AND V<sub>S</sub>>V<sub>SOP(MIN)</sub> #### **Datasheet** 4 Power supply Valid commands means no CRC-3 for master request, CRC-8 error and no frame structure error occurred. #### 4.7 OTP mode In this mode the LCU can program or emulate the OTP configuration. Following functions are available in OTP mode: - Sending and receiving HSLI frames if V<sub>DD</sub> > V<sub>DD(UV)</sub> rise - VDD output voltage is available - internal fault monitoring The device enters into OTP mode in $t_{INIT2OTP}$ if: - the device is in init mode AND - the device received a valid enter\_OTP\_mode frame via the HSLI bus ## 4.8 OTP programming mode The following functions are available in OTP programming mode: - sending and receiving HSLI frames if $V_{DD} > V_{DD(UV)_rise}$ - VDD output voltage is available - internal fault monitoring The device enters into OTP programming mode in $t_{\text{OTP2PRG}}$ if: - the device is in OTP mode AND - the device received a WRITE\_REG(write\_OTP) via the HSLI bus AND - GPIN0 is set to "high". In this programing mode the LCU can program the OTP configuration register and store them permanently in the OTP. In order to program the OTP, supply voltage on VS pin must remain within the VS\_PROG voltage range during the entire programming procedure. The OTP is locked and secured if the LCU successfully writes all the OTP registers and the correct CRC protection word. Note: In case GPIN0=LOW and a valid passphrase is sent, the device remains in OTP mode. A HSLI power mode change frame is required to move the device to init mode. # 4.9 OTP programming emulation mode The following functions are available in OTP programming emulation mode: - sending and receiving HSLI frames if $V_{DD} > V_{DD(UV)}$ rise - VDD output voltage is available - internal fault monitoring The device enters into OTP programming emulation mode in $t_{\text{OTP2PRG}}$ if: - the device is in OTP mode AND - the device received a WRITE REG(emu OTP) via the HSLI bus AND - GPINO is set as digital input and a "high" voltage level applied. In this emulation mode the LCU can program a volatile copy of the OTP. #### **Datasheet** 4 Power supply This volatile copy is not stored in the OTP. The device generates a CRC protection word for the volatile copy of the OTP and this is compared to the CRC protection word received from the LCU. The OTP volatile copy is used until the next power-up sequence in case the LCU CRC protection word matches to the OTP emulation checksum. Note: In case GPIN0=LOW and a valid passphrase is sent, the device remains in OTP mode. A HSLI power mode change frame is required to move the device to init mode. #### **Electrical characteristics power supply** 4.10 #### Table 5 **Electrical characteristics** $V_S = 6 \text{ V}$ to 20 V, $T_J = -40 ^{\circ}\text{C}$ to +150 $^{\circ}\text{C}$ , all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S = 9 \text{ V}$ , $T_1 = 25 ^{\circ}\text{C}$ | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |-------------------------------------------------------|-------------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Power supply | | | | | | | | | Power supply<br>undervoltage<br>shutdown rising edge | V <sub>S(UV)_rise</sub> | 2.8 | 3.75 | 4.5 | V | _ | PRQ-387 | | Power supply<br>undervoltage<br>shutdown falling edge | V <sub>S(UV)_fall</sub> | 1.85 | 2.5 | 2.9 | V | _ | PRQ-388 | | Power supply current consumption in init mode | J <sub>VS(INIT)</sub> | - | - | 8 | mA | no bus communication; no load on VDD; init mode; LP_INIT='0'; ERRN disabled | PRQ-667 | | Power supply current consumption in init mode LP_INIT | I <sub>VS(INIT)</sub> | | 3.2 | 3.5 | mA | no bus communication; no load on VDD; init mode; LP_INIT='1'; V <sub>S</sub> > 8 V; f <sub>PWM</sub> configured to 300 Hz; GPIN0 configured as analog input; GPIN1 configured as digital input; T <sub>J</sub> ≤ 85°C; ERRN disabled; Not subject to production test - specified by design | PRQ-879 | ### **Datasheet** 4 Power supply ### Table 5 (continued) Electrical characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | | Note or condition | P- | |--------------------------------------------------------------------|---------------------------|-------|--------|------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Power supply current consumption in active mode | /vs(active) | - | 15 | 20 | mA | no bus communication; all output channels ON; active mode; no load on VDD | PRQ-389 | | Power supply current consumption in active mode with communication | /vs(active) | - | - | 30 | mA | active mode, HSLI communication, DC_UPDATE and DC_SYNC frame sent with 100 fps at 1 Mbit/s, all output channels on; no load on VDD; Not subject to production test - specified by design | PRQ-691 | | Power supply current consumption in programming modes | I <sub>VS(PRG)</sub> | - | 40 | 70 | mA | OTP programming mode; OTP programming emulation mode; no load on VDD; | PRQ-390 | | Power supply current consumption in fail-safe mode | I <sub>VS(Failsafe)</sub> | - | 15 | 20 | mA | no bus<br>communication;<br>Fail-safe mode;<br>no load on VDD | PRQ-392 | | Internal voltage regula | ntor and oscill | lator | • | | | | | | VDD output voltage | $V_{ m VDD}$ | 4.9 | 5 | 5.1 | V | no communication; 0 < I_{VDD} \le 10 mA; init mode; active mode; fail-safe mode; OTP mode; OTP programming mode; OTP programming emulation mode; | PRQ-393 | ### **Datasheet** 4 Power supply # Table 5 (continued) Electrical characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | | Note or condition | P- | |----------------------------------------|----------------------------|------|--------|----------------------------------|----|----------------------------------------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | VDD undervoltage shutdown falling edge | V <sub>DD(UV)_fall</sub> | 3.8 | 4.25 | 4.5 | V | _ | PRQ-693 | | VDD undervoltage shutdown rising edge | V <sub>DD(UV)_rising</sub> | 4.5 | 4.75 | 4.9 | V | | PRQ-730 | | Absolute oscillator frequency accuracy | af <sub>OSC</sub> | -1 | - | 1 | % | -20°C $\leq T_J$ < 125°C, not subject to production test; | PRQ-726 | | | | | | | | $a_{fOSC} = f_{OSCmax} - f_{OSCmin} / f_{OSCaverage}$ | | | Timings | | | | | | | | | Idle to Init delay | t <sub>IDLE2INIT</sub> | - | - | 5 | ms | $C_{\text{VDD}} \le 4.7 \mu\text{F}$ | PRQ-668 | | Init to Active delay | t <sub>INIT2ACTIVE</sub> | - | _ | 250 | μs | GPIN is processed after HSLI communication is finished; Not subject to production test - specified by design | PRQ-394 | | Init mode delay | t <sub>INIT</sub> | - | - | 250 + 2<br>(1/f <sub>PWM</sub> ) | μs | Not subject to production test - specified by design | PRQ-694 | | Fail-off mode delay | $t_{ m fail\_off}$ | - | - | 250 | μs | Not subject to production test - specified by design | PRQ-765 | | Init to OTP delay | t <sub>INIT2OTP</sub> | - | - | 1 | ms | Not subject to production test - specified by design | PRQ-728 | | OTP to programming delay | $t_{OTP2PRG}$ | _ | _ | 1 | ms | transition to OTP programming mode; transition to OTP programming emulation mode; Not subject to production test - specified by design | PRQ-395 | ### **Datasheet** 4 Power supply # Table 5 (continued) Electrical characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | Unit | Note or condition | P- | |---------------------------|-------------------------------|------|--------|----------------------------------|------|---------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Active to fail-safe delay | t <sub>ACTVE2</sub> FAILSAFE | _ | - | 4 | ms | I <sub>OUT</sub> ≥ 90% of desired<br>output current after<br>watchdog timeout<br>triggered; | PRQ-397 | | | | | | | | <i>f</i> <sub>PWM</sub> ≥ 300 Hz; | | | | | | | | | Not subject to production test - specified by design | | | Fail-safe to init delay | t <sub>FAILSAFE2INIT</sub> | - | _ | 250 + 2<br>(1/f <sub>PWM</sub> ) | μs | Not subject to production test - specified by design | PRQ-398 | | Fail-safe to active delay | t <sub>FAILSAFE2</sub> ACTIVE | _ | _ | 250 | μs | Not subject to production test - specified by design | PRQ-855 | #### **Datasheet** 5 General Purpose Input (GPI) ## 5 General Purpose Input (GPI) #### 5.1 Overview and features The device provides two general purpose input pins GPIN0 and GPIN1. The GPINs can be used as - digital input for direct drive feature to operate the device without the HSLI interface - analog inputs connected to the internal ADC multiplexer for external NTC/PTC measurements Accepted input signals for the direct drive feature can be either static voltage level or PWM decoded duty cycle ### 5.2 Digital Input The GPINn pins integrate an internal pull-down function when set as digital input, where the pull-down current is defined by $I_{PD}$ . The digital input is set by default on GPIN0 and disabled on GPIN1. If the GPINn is used as analog input, the pull-down current is disabled as described in Chapter 5.5. If GPINn is set as digital input it can be used to move the device in active mode. This is valid also if no outputs are mapped to GPINn. An activation request is either a static input high voltage level (Vih) or a PWM input high duty cycle (dc\_hi) with GPINn set as digital input. #### 5.3 Direct drive The direct drive function can be used to operate the device without the HSLI interface. A valid PWM signal on GPIN overwrites the HSLI request. One or both inputs drive one to all power output channels defined with a GPINn to OUTn mapping stored in the OTP. | GPIN0OUTn MAP - Group0 | GPIN1OUTn MAP - Group1 | |------------------------|------------------------| | 0b aaaa aaaa aaaa | 0b bbbb bbbb bbbb | Definition for a.b "0" ... input is not mapped to the corresponding power output stage Each GPIN is mapped to one set of 16 duty cycle configuration with a resolution of 8-bit. The configuration is stored in the OTP. The GPINO duty cycle configuration shares the fail-safe duty cycle configuration. In case two GPINs are mapped to the same OUTn both GPINs demands are combined by a logical OR. A GPIN1 ON demand has higher priority than a GPIN0 ON demand to resolve the duty cycle configuration conflict. #### **Application example:** GPIN1 is used to active a stop light function, where OUTn is configured to 100% duty cycle GPIN0 is used to active a tail light function, where OUTn is configured to 6% duty cycle Table 6 Application example | GPIN0 (tail light) | GPIN1 (stop light) | Output duty cycle | |--------------------|--------------------|-------------------| | Low | Low | 0% | | Low | High | 100% | | High | Low | 6% | <sup>&</sup>quot;1" ... input is mapped to the corresponding power output stage #### **Datasheet** 5 General Purpose Input (GPI) ### Table 6 (continued) Application example | GPIN0 (tail light) | GPIN1 (stop light) | Output duty cycle | |--------------------|--------------------|-------------------| | High | High | 100% | The device resolves duty cycle request conflicts between GPIN activation and HSLI activation according to following table: Table 7 GPIN priority configuration | Output<br>mapped to<br>GPIN | GPIN | GPINn_WRN | HSLI_WDT | Priority configuration | |-----------------------------|--------------|-----------|---------------|------------------------| | no | _ | - | not triggered | HSLI | | no | _ | - | triggered | Fail-safe (OTP) | | no | _ | _ | disabled | HSLI | | yes | static low | - | not triggered | HSLI | | yes | static low | - | triggered | Fail-safe (OTP) | | yes | static low | - | disabled | GPIN, output OFF | | yes | static high | - | _ | GPIN, output ON | | yes | PWM low | no | not triggered | HSLI | | yes | PWM low | no | triggered | Fail-safe (OTP) | | yes | PWM low | no | disabled | GPIN, output OFF | | yes | PWM high | no | _ | GPIN, output ON | | yes | PWM low/high | yes | not triggered | HSLI | | yes | PWM low/high | yes | triggered | Fail-safe (OTP) | | yes | PWM low/high | yes | disabled | Fail-safe (OTP) | **Note:** In case of a transition from GPIN control back to HSLI control a DC\_SYNC frame is needed to synchronize to the last configured duty cycle. ### 5.4 Output enable The GPINO enables or disables all power output stages if the ouput enable (OE) feature is configured via the OTP. The output power stages are enabled if the GPINO="high", disabled if the GPINO="low". A "high" state is when VGPIN0 $\geq V_{IH}$ OR as in case of a PWM encoding as described in Chapter 5.6. A "low" state is when VGPIN0 $\leq V_{IL}$ OR as in case of a PWM encoding as described in Chapter 5.6. The output enable function is not effective for - OUT15, when used as ERRn - OUT0, when used as DCDC feedback channel. ## 5.5 Analog input The GPINs can be configured with the OTP as analog input pins for external voltage measurements, (e.g. for external NTC/PTC temperature measurements). The pull-down function is disabled in case the GPINn is configured as analog input pin. 5 General Purpose Input (GPI) The GPIN ADC measurement is described in Chapter 7.3. ### 5.6 GPIN PWM decoding The GPINs can decode an input PWM signal with a frequency of $f_{PWM}$ GPINn where - a duty cycle dc<sub>10</sub> is detected as OFF activation OR - a duty cycle dc<sub>HI</sub> is detected as ON activation OR - a duty cycle outbound of $dc_{10}$ OR $dc_{HI}$ is detected as fault and reported via the HSLI interface or ERRn. The GPIN decoding can be enabled or disabled via the OTP configuration for each GPINn. In case of active mode the GPIN warning flag (GPINn\_WRN) is reported via the HSLI output status byte OR activating ERRN with a PWM.DC = 100%. In case of fail-safe mode the fault state is reported by activating ERRN with a PWM.DC = 100%. A GPIN warning on ERRN is reported, when fault management configuration is set to "0" - no state change. Note: The device interprets an immediate warning recovery as OFF activation. At least two GPIN PWM periods are required to detect an ON activation after a GPIN warning. The GPIN\_WRN flag is cleared with an explicit HWCR frame from LCU. Note: If both GPINs are used for direct control and GPIN decoding enabled a phase shift between 10 µs and 1/fPWM and same frequency are required. If the phase shift constraint is not granted, a GPIN short (GPIN\_SHORT) is detected by the device and reported in the output status byte FAULT bit. Figure 6 GPIN PWM decoding scheme #### 5.7 Electrical characteristics #### Table 8 Electrical characteristics $V_S = 6 \text{ V to } 20 \text{ V}$ , $T_J = -40 ^{\circ}\text{C}$ to +150 $^{\circ}\text{C}$ , all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S = 9 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | | Values | | | Note or condition | P- | |--------------------|-----------------|------|--------|------|---|--------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | GPINn | | ' | | | | | | | Input low voltage | V <sub>IL</sub> | 0 | _ | 0.8 | V | - | PRQ-407 | | Input high voltage | $V_{IH}$ | 2.0 | _ | 5.5 | V | Internally clamped to 5.5 V if the input current is ≤ I <sub>GPINn</sub> | PRQ-408 | ### **Datasheet** 5 General Purpose Input (GPI) # Table 8 (continued) Electrical characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | Unit | Note or condition | P-<br>Number | |----------------------------|------------------------|------|--------|---------|------|-----------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | | | | Analog input voltage range | V <sub>AIN</sub> | 0 | - | VDD+0.3 | V | - | PRQ-409 | | Input pull-down current | I <sub>PD</sub> | 3 | 10 | 25 | μΑ | <i>V</i> <sub>GPIN</sub> = 5 V | PRQ-411 | | Input leakage current | I <sub>IL</sub> | -10 | - | 10 | μΑ | V <sub>GPIN</sub> = 5 V;<br>configured as analog<br>input | PRQ-412 | | PWM decoding | | • | | | | | | | GPINn PWM decode frequency | f <sub>PWM_GPINn</sub> | 25.5 | - | 2000 | Hz | Not subject to production test - specified by design | PRQ-670 | | Input low duty cycle | dc <sub>LO</sub> | 12.5 | 25 | 37.5 | % | Not subject to production test - specified by design | | | Input high duty cycle | dc <sub>HI</sub> | 62.5 | 75 | 87.5 | % | Not subject to production test - specified by design | PRQ-672 | ### **6** Power Stage #### 6.1 Features - 16 output power stages - one master PWM frequency ranging from 100 Hz to 2 kHz for LED dimming - 16 individual configurable edge-aligned PWM engines with 14-bit duty cycle resolution - one configurable 5-bit phase shift function for improved EME and supply stabilization - · parallel output operation - integrated thermal overload protection - thermal protection by derating of the output current - 16 independent 6-bit configurable global output current configuration ranging from 5.625 mA to 76.5 mA ### 6.2 Current sink operation The output stage sinks an individual configurable 6-bit output current I<sub>OUT</sub> where the desired output current is configurable via the OTP or via HSLI in runtime. The following table is related to the configurable output current configurations: Table 9 Output current configurations | I <sub>OUT</sub> step | I <sub>OUT</sub> [mA] | I <sub>OUT</sub> step | I <sub>OUT</sub> [mA] | I <sub>OUT</sub> step | I <sub>OUT</sub> [mA] | I <sub>OUT</sub> step | I <sub>OUT</sub> [mA] | |-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | 0 | 5.625 | 16 | 23.625 | 32 | 41.625 | 48 | 59.625 | | 1 | 6.75 | 17 | 24.75 | 33 | 42.75 | 49 | 60.75 | | 2 | 7.875 | 18 | 25.875 | 34 | 43.875 | 50 | 61.875 | | 3 | 9 | 19 | 27 | 35 | 45 | 51 | 63 | | 4 | 10.125 | 20 | 28.125 | 36 | 46.125 | 52 | 64.125 | | 5 | 11.25 | 21 | 29.25 | 37 | 47.25 | 53 | 65.25 | | 6 | 12.375 | 22 | 30.375 | 38 | 48.375 | 54 | 66.375 | | 7 | 13.5 | 23 | 31.5 | 39 | 49.5 | 55 | 67.5 | | 8 | 14.625 | 24 | 32.625 | 40 | 50.625 | 56 | 68.625 | | 9 | 15.75 | 25 | 33.75 | 41 | 51.75 | 57 | 69.75 | | 10 | 16.875 | 26 | 34.875 | 42 | 52.875 | 58 | 70.875 | | 11 | 18 | 27 | 36 | 43 | 54 | 59 | 72 | | 12 | 19.125 | 28 | 37.125 | 44 | 55.125 | 60 | 73.125 | | 13 | 20.25 | 29 | 38.25 | 45 | 56.25 | 61 | 74.25 | | 14 | 21.375 | 30 | 39.375 | 46 | 57.375 | 62 | 75.375 | | 15 | 22.5 | 31 | 40.5 | 47 | 58.5 | 63 | 76.5 | ### 6.3 HSLI configurable output current The 6-bit output current I<sub>OUT</sub> can be configured also runtime via the HSLI in init mode, OTP programming emulation mode and active mode. #### 6.4 PWM Generator #### 6.4.1 PWM function The device operates each power output stage with a PWM function containing - one configurable duty cycle per channel - one global PWM frequency and - one global PWM phase shift The device sinks current on HSLI request or GPIN request on each output channel in ≤tON time. This delay depends on the PWM frequency and on the phase shift according to the following approximate formula: $t_{ON}=1/f_{PWM}+n^*t_{PHS}$ ## 6.4.2 PWM frequency The PWM engine operates with one master PWM frequency setting $f_{PWM}$ stored in the OTP. The configuration steps should cover multiples of 50 Hz and 60 Hz in the range from 100 Hz to 2 kHz according to following table: Table 10 Configuration example | Step | Frequency [Hz] | Step | Frequency [Hz] | |------|----------------|------|----------------| | 0 | 99.90 | 8 | 662.08 | | 1 | 200.32 | 9 | 723.38 | | 2 | 239.65 | 10 | 781.25 | | 3 | 300.48 | 11 | 899.50 | | 4 | 359.78 | 12 | 1199.00 | | 5 | 399.89 | 13 | 1502.40 | | 6 | 539.03 | 14 | 1799.00 | | 7 | 600.96 | 15 | 1997.00 | ### 6.4.3 PWM duty cycle The PWM engine provides 16 individual configurable edge-aligned PWM duty cycle settings configurable - via the OTP in fail-safe mode OR - the HSLI interface in active mode - GPINn direct control as described in Chapter 5.3 The updated duty cycle values are applied to the power stages synchronous to the internal PWM period. e.g. the power output duty cycle change is seen latest after one PWM period $(1/f_{PWM})$ independently if the change was triggered by the HSLI, fail-safe mode or GPINn control. ## 6.4.4 PWM duty cycle configuration - linear or power-law relation The duty cycle setting can be configured as - non-linear 8-bit duty cycle configuration by using the DC\_UPDATE frame and DLC=0x4, which is related to the 8-bit configuration with a power law relation to the 14-bit resolution OR - linear 14-bit duty cycle configuration by using the DC\_UPDATE frame and DLC=0x6. The applied power law is defined as: #### **Datasheet** 6 Power Stage DC\_14bit = $16383 * (DC_8bit/255)^{1/gamma}$ , where gamma is set to 0.4545 and the result is round up away from 0. The graphical representation is shown in Figure 7. DC\_14bit ... duty cycle in 14-bit representation DC\_8bit ... duty cycle in 8-bit representation Figure 7 Power law - 8-bit to 14-bit ### 6.4.5 PWM phase shift The PWM generator provides one global 5-bit PWM phase shift configuration stored in the OTP. The phase shift can be enabled or disabled for each power output stage via the OTP. In case the phase shift is enabled, $OUT_n$ turns on with a delay of $t_{PHS}$ =n \* $n_{PSH}$ \*1/ $f_{PWM}$ , where n=0 to 15. In case the phase shift is disabled, $OUT_n$ turns on simultaneously with $OUT_{n-1}$ . Both cases are shown in following Figure 8. The 5-bit phase-shift configuration is related to the 14-bit duty cycle reference from bits 9:5 as shown in table below. This results into a phase shift range of $n_{PSH}$ referred to the PWM period. Table 11 Duty cycle to phase shift bit weight relation | bit | Duty cycle<br>(14-bit) | Phase shift<br>(5-bit) | bit | Duty cycle<br>(14-bit) | Phase shift<br>(5-bit) | |-----|------------------------|------------------------|-----|------------------------|------------------------| | 13 | х | | 06 | х | х | | 12 | х | | 05 | х | Х | | 11 | х | | 04 | х | | | 10 | х | | 03 | х | | | 09 | х | х | 02 | х | | | 80 | х | х | 01 | х | | | 07 | х | х | 00 | х | | 27 #### **Datasheet** **6 Power Stage** Figure 8 Timing diagram and parameter for PWM pulse #### 6.5 Power shift The device can limit the internal power dissipation by balancing one load current branch with two power stages and an external resistance. The primary output channel OUTn and secondary output channel OUTn+1 provide the output current $I_{\text{OUT}} = I_{\text{OUTn}} + I_{\text{OUTn+1}}$ , where $I_{\text{OUTn+1}}$ linearly increases until $V_{\text{OUTPS\_HI}}$ threshold is reached. If $V_{\text{OUTn}} > V_{\text{OUTPS\_HI}}$ then $I_{\text{OUT}} = I_{\text{OUTn+1}} - 5.625$ mA and $I_{\text{OUTn}} = 5.625$ mA. The sum of $I_{\text{OUTn}}$ and $I_{\text{OUTn+1}}$ remains constant while $V_{\text{OUTn}}$ rises. The external resistance is connected to the secondary output channel. The primary and secondary output channels are defined according to following table: Table 12 Primary and secondary output channels | Primary | Secondary | |---------|-----------| | OUT0 | OUT1 | | OUT2 | OUT3 | | OUT8 | OUT9 | | OUT10 | OUT11 | The power shift threshold $V_{\text{OUTPS\_HI}}$ is programmable by a 2-bit OTP register with 4 options as shown below with an accuracy of a $\alpha_{\text{VOUT-PS}}$ per configuration step. Table 13 V<sub>OUTPS HI</sub> configuration steps | Configuration step | V <sub>OUTPS_HI</sub> | |--------------------|-----------------------| | 0 | 2 V | | 1 | 3 V | | 2 | 6 V | | 3 | 10 V | The power shift needs to be enabled via the OTP configuration. Figure 9 Power shift principle In case the thermal derating feature is enabled, the power shift feature is not available. The target output current, which is the sum of the primary and the secondary channels, shall be set in the primary channel OTP current register. The secondary channel OTP current register shall be set to the minimum value. ## 6.6 Parallel output configuration Up to all output stages can be used in parallel to achieve a higher output current without any dedicated configuration needs. #### 6.7 Thermal overload The output stage integrates an individual thermal overload protection. The output stage turns off if the junction temperature exceeds $T_{\text{J(ABS)}}$ with a hysteresis of $T_{\text{HYS(ABS)}}$ and reports the thermal overload event in a fault register. The LCU can poll the OVLD flag in the output status byte or by reading the channel status byte OUTn with the READ\_OST command. The OVLD flag is cleared after the fault has been acknowledged with an explicit HWCR frame from the LCU. # 6.8 Thermal derating # 6.8.1 Thermal derating with integrated temperature sensor The output stage provides a configurable thermal derating (thermal foldback) of the output current based on the integrated device temperature measurement. Each output stage starts to decrease the current linearly when $T_J \ge T_{Jstart}$ until $T_{Jstop}$ is reached, where $$I_{OUTDER} = I_{OUT} - (T_J - T_{Jstart}) \times k_{DER}$$ (1) $$k_{DER} = \frac{(I_{OUT} - 5.625mA)}{T_{JDER}} \tag{2}$$ $TJ_{\text{start}} = T_{\text{Jstop}} - TJ_{\text{DER}}$ , where $TJ_{\text{DER}}$ is configured globally and is stored in the OTP. $TJ_{DER}$ is programmable by a 3-bit register with 5 options as shown below with an accuracy of $a_{TJDER}$ for each step: Table 14 Thermal derating configuration | TJ <sub>DER</sub> step | TJ <sub>DER</sub> temperature | |------------------------|-------------------------------| | 0 | 20°C | | 1 | 30°C | | 2 | 40°C | | 3 | 50°C | | 4 | 60°C | The thermal derating function can be enabled or disabled via the OTP configuration. In case the thermal derating feature is enable, the power shift feature is not available. Figure 10 Thermal derating Thermal derating it is an integrated protection feature intended to avoid a light off condition at high junction temperature. The output current is reduced applying discrete current steps, with magnitude depending on the thermal derating configuration. Optical performance and perceived light variation during derating has to be tested in the final application. The device provide the value of the internal temperature sensor in the DTS status register. The sensor is not reading the peak junction temperature but an average die temperature. ### 6.8.2 Thermal derating with GPIN0 The output stage provides a configurable derating of the output current based on the voltage on GPIN0. Each output stage starts to decrease the current linearly when $V_{\text{OPIN0}} \ge V_{\text{DER start}}$ until $V_{\text{DER stop}}$ is reached, where $$I_{\text{OUTDER}} = I_{\text{OUT}} - (V_{\text{GPIN0}} - V_{DER\_START}) \times k_{\text{DER}}$$ $$k_{\text{DER}} = (I_{\text{OUT}} - 5.625 \text{ mA}) / (V_{\text{DER}} STOP / V_{DER} START)$$ (3) $V_{\text{DER start}}$ and $V_{\text{DER stop}}$ are configured globally and stored in the OTP. The GPINO derating function can be enabled or disabled via the OTP configuration. In case the GPINO derating feature is enable, the power shift feature is not available. Figure 11 GPIN0 output current derating feature ### 6.9 Thermal overload retry strategy The output stage contains a configurable retry strategy for the thermal overload fault event. The retry strategy consists of two options, 1) latch off and 2) retry mode. - Latch OFF( default configuration): The output stage remains off after a thermal overload event. The output stage remains off until HWCR.RESET\_OVERLOAD is applied AND $T_J$ is lower than $T_{J(ABS)}$ $T_{HYS(ABS)}$ . - Retry Mode: The output stage turns on after a thermal overload event if $T_J$ is lower than $T_{J(ABS)}$ $T_{HYS(ABS)}$ . The device needs a DC\_SYNC or GPINn = "high" condition to restart when $T_J$ is lower than $T_{J(ABS)}$ $T_{HYS(ABS)}$ after a thermal overload event. The retry behavior can be configured for each individual output stage via the HSLI interface. In both retry strategy options, the thermal overload flag OVLD has to be cleared with a HWCR.RESET\_OVERLOAD except during the reconfirmation cycle when fault management configuration is set to 1, where it is cleared automatically ### 6.10 Normal and fast switching mode The power output stage provides an individual configurable normal and fast switching mode (slew rate) where the turn-on and turn-off timings are defined in PWM output timing and the timing definition is shown in Figure 12. The normal switching mode is the default configuration and can be changed to fast-mode with the HSLI interface. Figure 12 Output stage timing definition ### **6.11** Electrical characteristics #### **Table 15 Electrical Characteristics** $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |-------------------------|-----------------------|-------------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Leakage currents | | · | | | | | | | Output leakage current | I <sub>OUT_LEAK</sub> | - | - | 3 | μΑ | $T_{\rm J}$ = 85°C,<br>$V_{\rm OUT} \le 20 \text{ V}$ ,<br>idle mode | PRQ-428 | | Output leakage current | I <sub>OUT_LEAK</sub> | - | - | 7 | μΑ | $T_{\rm J} \le 150^{\circ} \rm C$ ,<br>$V_{\rm OUT} \le 20 \rm V$ ,<br>idle mode | PRQ-429 | | Output current accura | cy and drop-c | out voltage | | | | | | | Output current accuracy | A <sub>IOUT,25</sub> | -5 | _ | 5 | % | $T_{\rm J} \ge 25^{\circ}{\rm C}$ full scale<br>range, where 10.125<br>mA (code 0x4) $\le I_{\rm OUT}$<br>< 76.5 mA (code 0x3F) | PRQ-430 | | Output current accuracy | A <sub>IOUT</sub> | -10 | - | 10 | % | -40°C $\leq T_{\rm J}$ < 150°C<br>full scale range, where<br>5.625 mA (code 0x00)<br>$\leq I_{\rm OUT}$ < 76.5 mA (code<br>0x3F) | PRQ-431 | | Output current ripple | $\Delta I_{OUT}$ | -1.8 | - | 1.8 | mA | I <sub>OUTn_tPWMn-1</sub> - I <sub>OUTn_tPWMn</sub> , output current difference between two consecutive periods | PRQ-436 | 32 ### **Datasheet** 6 Power Stage ### Table 15 (continued) Electrical Characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | Unit | Note or condition | P-<br>Number | |-------------------------------------------|----------------------------------------|------|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | | | | Output current<br>channel matching | I <sub>OUTn</sub> ,I <sub>OUTn+1</sub> | -5 | - | 5 | % | (I <sub>OUTn</sub> - I <sub>average</sub> ) /<br>I <sub>average</sub> ,<br>10.125 mA (code 0x4) ≤<br>IOUT ≤ 76.5 mA (code<br>0x3F) | PRQ-434 | | Drop out voltage | V <sub>DR,1</sub> | | - | 600 | mV | $T_{\rm J} \le 105^{\circ}{\rm C}$ , one channel active, $I_{\rm OUT} \ge 90\%$ of 76.5 mA (code 0x3F) | PRQ-435 | | Drop out voltage - all<br>channels active | $V_{ m DR,all}$ | | _ | 850 | mV | $T_{\rm J}$ < 105°C, all channels active, $I_{\rm OUT}$ ≥ 90% of 76.5 mA (code 0x3F) | PRQ-604 | | Power shift threshold voltage accuracy | a <sub>VOUT_PS</sub> | -0.1 | _ | 0.1 | V | two adjacent channels <i>OUT</i> <sub>n</sub> and <i>OUT</i> <sub>n+1</sub> are configured for power shift operation, where n=0,2,8,10 | PRQ-689 | | PWM engine | | | | ' | | | | | Number of PWM channels | $n_{PWM}$ | 16 | - | _ | - | - | PRQ-437 | | PWM frequency | $f_{PWM}$ | 99 | - | 2020 | Hz | Not subject to production test - specified by design | PRQ-438 | | Duty cycle resolution | $n_{\mathrm{DC}}$ | 14 | - | - | Bit | Not subject to production test - specified by design | PRQ-440 | | PWM frequency drift | $f_{DRIFT}$ | -1 | _ | 1 | % | $-20$ °C $\leq T_{\rm J}$ < 125°C, not subject to production test | PRQ-441 | | PWM phase shift resolution | n <sub>PWM_PH,Res</sub> | 5 | - | _ | Bit | Not subject to production test - specified by design | PRQ-442 | | PWM phase shift | n <sub>PSH</sub> | 0 | - | 6.05 | % | Not subject to production test - specified by design | PRQ-688 | ### **Datasheet** 6 Power Stage ### Table 15 (continued) Electrical Characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | | Note or condition | P- | |------------------------------------|------------------------|------|--------|----------|-------|------------------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | PWM output timing | | | | | | | | | PWM turn on time<br>(fast) | t <sub>ONfast</sub> | - | 300 | 900 | ns | fast switching mode;<br>I <sub>OUT</sub> =90% of 50.625 mA<br>(code 0x28); | PRQ-443 | | | | | | <u> </u> | | see Figure 12 | | | PWM turn on time (normal) | toNnormal | 15 | 20 | 25 | μs | normal switching<br>mode, I <sub>OUT</sub> =90% of<br>76.5 mA (code 0x3F), | PRQ-444 | | | | | | | | see Figure 12 | | | Current rise slew rate (normal) | dI/dt <sub>ON</sub> | 2.4 | - | 4 | mA/μs | normal switching mode, | PRQ-698 | | | | | | | | I <sub>OUT</sub> rising from 10% to 90% of 76.5 mA (code 0x3F), | | | | | | | | | see Figure 12 | | | Current falling slew rate (normal) | dI/dt <sub>OFF</sub> | -4 | - | -2.4 | mA/µs | normal switching mode, | PRQ-699 | | | | | | | | I <sub>OUT</sub> falling from 90%<br>to 10% of 76.5 mA<br>(code 0x3F), | | | | | | | | | see Figure 12 | | | PWM turn off time (fast) | t <sub>OFFfast</sub> | - | 300 | 900 | ns | fast switching mode;<br>$I_{OUT}$ =10% of 50.625 mA<br>(code 0x28); | PRQ-445 | | | | | | | | see Figure 12 | | | PWM turn off time<br>(normal) | t <sub>OFFnormal</sub> | 15 | 20 | 25 | μs | normal switching<br>mode; I <sub>OUT</sub> =10% of<br>76.5 mA (code 0x3F);<br>see Figure 12 | PRQ-446 | | Turn-on time | t <sub>ON</sub> | - | - | 5 | ms | $I_{OUT} > 90\%$ of desired output current after DC_SYNC frame at $f_{PWM} \ge 300$ Hz and $t_{PHS} < 100 \mu s$ | PRQ-679 | ### **Datasheet** 6 Power Stage # Table 15 (continued) Electrical Characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | Unit | Note or condition | P-<br>Number | |-------------------------------------------|-----------------------|------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | | | | Turn-on time (GPIN) | t <sub>ON</sub> | - | _ | 5 | ms | I <sub>OUT</sub> > 90% of desired output current after GPIN="high" at f <sub>PWM</sub> ≥ 300 Hz and t <sub>PHS</sub> < 100 μs; GPIN encoding enabled; GPIN is processed after HSLI communication is finished | PRQ-834 | | Protection | | | | | | | | | Thermal current derating accuracy | $a_{TJDER}$ | -5 | _ | 5 | K | Not subject to production test - specified by design | PRQ-451 | | Thermal current derating stop temperature | $TJ_{STOP}$ | 155 | 165 | 175 | °C | specified by design<br>- not subject to<br>production test | PRQ-452 | | Thermal shutdown<br>temperature | $T_{J(ABS)}$ | 150 | 175 | 200 | °C | Not subject to production test - specified by design | PRQ-449 | | Thermal shutdown<br>hysteresis | T <sub>HYS(ABS)</sub> | 5 | 10 | 15 | K | specified by design | PRQ-450 | 7 Load Diagnostic ### 7 Load Diagnostic #### 7.1 Features Several load diagnostic features are integrated in the device for all of the output channels OUTn: - Open load detection (OL) - Forward voltage warning to detect short to supply - Single LED Short detection (SLS) - Short between two adjacent output channels - Digital feedback of VS, GPINn, VLED, min(VOUTn) and VFWDn - ERRn feedback, if enabled - Configurable fault management, reporting, latching or retry behavior #### 7.2 VFWD measurement The device provides an analog to digital conversion of $V_{\text{FWD}}$ voltage with a resolution of $n_{\text{VRES},\text{Hi}}$ , accessible with the HSLI interface when OUTn pulse width ( $t_{\text{OUTnPW}}$ ) fulfills: - $t_{OUTnPW} > t_{diag\_dly} + t_{DIAG\_ON}$ in case phase shift is enabled OR - t<sub>OUTnPW</sub> > t<sub>diag\_dly</sub> + N \* t<sub>DIAG\_ON</sub> in case phase shift is disabled, where N is equal to the number of preceding channels with phase shift disabled. $V_{\rm FWD}$ is defined as $V_{\rm LED}$ - $V_{\rm OUT}$ or $V_{\rm S}$ - $V_{\rm OUT}$ depending on the load configuration stored in the OTP. All 16 $V_{\rm FWD}$ voltage measurements are sampled sequentially starting from OUT0 to OUT15. One channel starts sampling after $t_{\rm diag\_dly}$ and the result is available after $t_{\rm DIAG\_ON}$ as shown in the Figure 13. In case of phase shift disabled between two adjacent channels, the $t_{\text{diag dly}}$ is skipped. The phase shift shall be set to $t_{phs} > t_{diag\_dly} + 2*t_{DIAG\_ON}$ for proper supplies and output voltages sampling. The conversion is done once per PWM period and continuously updated. New data is signaled with a dedicated VALID flag which is reset after reading completion. Figure 13 Timing diagram for ON-state diagnostics synchronized to the PWM #### 7.3 VGPIN measurement The device provides an analog to digital conversion of $V_{\text{GPIN}}$ voltage with a resolution of $n_{\text{VRES,Lo}}$ , accessible with the HSLI interface. The device samples the $V_{\text{GPIn}}$ and stores the result in a VGPIN register. New data is signaled with a dedicated VALID flag which is reset after reading completion. **Note**: The sampling period depends on the phase-shift configuration according to following table. #### **Datasheet** 7 Load Diagnostic #### Table 16 Sample period relation to phase shift configuration | > 4 output channels enable phase shift | ≤ 4 output channels enable phase shift | |----------------------------------------|----------------------------------------| | sampling requires one PWM period | sampling requires up to 4 PWM periods | ## 7.4 VLED measurement The device provides an analog to digital conversion of $V_{\text{LED}}$ voltage with a resolution of $n_{\text{VRES},\text{Hi}}$ , accessible with the HSLI interface. The device samples the $V_{\text{LED}}$ and stores the result in a VLED register. New data is signaled with a dedicated VALID flag, which is reset after reading completion. **Note:** The sampling period depends on the phase-shift configuration according to following table. #### Table 17 Sample period relation to phase shift configuration | > 4 output channels enable phase shift | ≤ 4 output channels enable phase shift | | | |----------------------------------------|----------------------------------------|--|--| | sampling requires one PWM period | sampling requires up to 4 PWM periods | | | #### 7.5 VS measurement The device provides an analog to digital conversion of $V_S$ voltage measurement with a resolution of $n_{VRES,Hi}$ , accessible with the HSLI interface. The device samples the $V_S$ and stores the result in a VS result register. New data is signaled with a dedicated VALID flag, which is reset after reading completion. **Note**: The sampling period depends on the phase-shift configuration according to following table. #### Table 18 Sample period relation to phase shift configuration | > 4 output channels enable phase shift | ≤ 4 output channels enable phase shift | |----------------------------------------|----------------------------------------| | sampling requires one PWM period | sampling requires up to 4 PWM periods | #### 7.6 Minimum VOUT measurement The device provides an analog to digital conversion of the minimum of its $16 V_{OUT}$ voltage measurements with a resolution of $n_{VRES,Hi}$ , accessible with the HSLI interface. The device samples the min( $V_{OUTn}$ ) once per PWM period and stores the result in a result register. New data is signaled with a dedicated VALID flag, which is reset after reading completion. OUT0 can be masked out from the minimum calculation via an OTP configuration bit. This allows to use OUT0 as feedback current sink to an external DC-DC to its adjustable voltage input pin. OUT15 is masked out from the minimum calculation when used as ERRN pin. # 7.7 Voltage regulator feedback The LCU can use OUT0 to control a current to a feedback network of an external voltage regulator. This feature can be enabled via an OTP configuration bit. In case output channel is configured as feedback path following diagnostic mechanism are masked out - exclusion from min(VOUT) measurement - open load detection - Forward voltage warning (VFWD\_WRN) #### **Datasheet** 7 Load Diagnostic Additionally the VFWD measurement register for output channel holds the output voltage VOUT instead of the forward voltage VFWD to directly provide the feedback voltage. # 7.8 Open load detection The device detects an open load fault if - output stage is in ON-state AND - $V_{OUTn} \le V_{OUT,OL}$ th for more than $n_{debounce}$ consecutive PWM periods AND - $V_S \ge V_{DEN\_threshold}$ for VS related diagnostic AND - $V_{\text{LED}} \ge V_{\text{DEN threshold}}$ for VLED related diagnostic. The open load (OL) is reported in the channel status byte OUTn and, if it is enabled, via ERRN. The OL flag is cleared after the fault has been acknowledged with an explicit HWCR frame from the LCU. # 7.9 Single LED Short (SLS) detection The device provides a single LED short (SLS) detection based on the $V_{\text{FWD}}$ conversion result. A SLS is detected if - 0 ≤ V<sub>FWDn</sub> ≤ V<sub>SLSth\_m</sub> for more than n<sub>debounce</sub> consecutive PWM periods, where m=0,1 which denotes the diagnostic group AND - OUTn pulse width as specified for VFWD measurement AND - $V_S \ge V_{DEN\_threshold}$ for VS related diagnostic AND - $V_{\text{LED}} \ge V_{\text{DEN threshold}}$ for VLED related diagnostic. The two default SLS threshold voltages $V_{\text{SLSth\_m}}$ are configured via the OTP and can be changed in active mode via the HSLI with 256 steps from 0V to 20.067 V. The device reports the SLS event in a channel status byte OUTn and, if enabled, via ERRN. The SLS flag is cleared after the fault has been acknowledged with an explicit HWCR frame from the LCU. # 7.10 OUT\_SHORT\_WRN, CUR\_WRN, DC\_WRN, VFWD\_WRN warnings The device reports a violation of the forward voltage (VFWD\_WRN), based on the VFWD measurement, in the output status byte and channel status byte OUTn and, if it is enabled, via ERRN. The VFWD warning (VFWD\_WRN) thresholds are stored in the OTP. The loads can use two different sensing pins for the anode voltage: VS and VLED. The sensing input to be used is selected in the diagnostic group OTP register. If the forward voltage is too low for more than ndebounce, then the VFWD\_WRN.OUTn is set on the HSLI channel status byte OUTn. If at least one VFWD\_WRN.OUTn bit is set, the VFWD\_WRN bit is set in the output status byte. The VFWD\_WRN flag is cleared with an explicit HWCR frame from the LCU. The OUT\_SHORT\_WRN flag indicates a possible short between adjacent outputs. The fail is reported in the channel status byte OUTn and, if enabled, via ERRN. If at least one OUT\_SHORT\_WRN.OUTn bit is set, the OUT\_SHORT\_WRN bit is set in the output status byte. The OUT\_SHORT\_WRN can be enabled individually for each output via OTP. The OUT\_SHORT\_WRN is a safety feature. Detailed operational conditions are presented in the safety manual. The current warning mechanism monitors the regulated current on each power output channel in ON state condition if ton is above 100 $\mu$ s. The channels that are OFF are not monitored. The current warning flag CUR\_WRN is reported in case the measured current is lower than 15 mA (max) of the set OTP current value for more than n\_debounce consecutive periods. Further information on the current warning settings can be found in the user manual. In case the OTP current value is set equal or below 14.625 mA ( $I_{OUT}$ step=08) the output status byte can report an unintended current warning flag. It is recommended to set an OTP current value higher of equal than 15.75 mA ( $I_{OUT}$ step = 09) to avoid unintended current warning flags. #### **Datasheet** 7 Load Diagnostic The CUR\_WRN is reported in the channel status byte OUTn and, if enabled, via ERRN. If at least one CUR\_WRN.OUTn bit is set, the CUR\_WRN bit is set in the output status byte. The CUR\_WRN flag is cleared after the warning has been acknowledged with an explicit HWCR frame from the LCU. An additional OTP parameter disables the report of the current warning on the ERRN output. This can be used to avoid warnings on applications where thermal derating or power offload is applied. The duty cycle warning (DC\_WRN) compares the duty cycle for each power output channel witht the target stored in the OTP, when controlled via GPIN, or the one set with a DC\_UPDATE command. It reports a deviation of the duty cycle bigger than 20% for more than $n_{\rm debounce}$ consecutive periods. The DC\_WRN.OUTn is reported on the channel status byte OUTn and, if enabled, via ERRN. If at least one DC\_WRN.OUTn bit is set, the DC\_WRN bit is set in the output status byte. The DC\_WRN flag is cleared after the warning has been acknowledged with an explicit HWCR frame from the LCU. In case of DC\_UPDATE with DLC=0x4 (8-bit format) is applied, the output status byte can report an unintended DC\_WRN due to the power-law relation. It is recommended to ignore a DC\_WRN when using DC\_UPDATE with DLC=0x4 and to use DC\_UPDATE with DLC=0x6 if the DC\_WRN safety mechanism is needed. ## 7.11 Diagnostic group Each output stage is assigned to a diagnostic group to select the anode voltage reference and SLS reference voltage. #### **OUTnDIAG** group 0b aaaa aaaa aaaa aaaa Definition for a "0" ... output is mapped to group 0, VS is taken as LED load anode voltage "1" ... output is mapped to group 1, VLED is taken as LED load anode voltage # 7.12 Configurable fault management The device provides configuration options to define the output behavior on detected LED load faults (OL, SLS, OVLD) and ERRn reaction. The fault management configuration can be set in OTP according to the following table: Table 19 Fault management | Fault management configuration | Device power mode state change | |--------------------------------|---------------------------------------------------| | 0 (default) | no state change | | 1 | change to init mode (power stages are turned off) | The fault management configuration is valid in active mode only. If the Fault management is set to 1, and a load fault (OL, SLS, OVLD) or ERRn is recognized, the device will move to INIT switching off all the outputs and it is ready to perform a reconfirmation cycle. Load warnings (CUR\_WRN, DC\_WRN, VFWD\_WRN, OUT\_SHORT\_WRN) do not trigger an INIT transition unless the ERRn is enabled in OTP. In this last case, the INIT transition happens due to the ERRn reaction. If Fault Management is set to 0, the outputs are not turned off in case of OL, SLS and ERRn, and the device does not moves to INIT. The LCU can take care of disabling the failing output based on the application diagnostic strategy. # 7.13 Load fault reconfirmation cycle A load fault reconfirmation cycle consist of a wait time followed by a re-activation of the failing output. This in order to check if the fault condition persist, while keeping the rest of the outputs off. This allows reduced current consumption during fault. A reconfirmation cycle consist on 2 phases - An INIT phase where all the channels are switched OFF - An ACTIVE phase where the failing output can be turned ON A reconfirmation cycle is performed if #### **Datasheet** 7 Load Diagnostic - fault management configuration is set to "1" AND - a load fault is detected in the previous ACTIVE phase The reconfirmation cycle starts after a fault detection by moving the device in the INIT phase with outputs OFF. The INIT phase persist for at least $t_{\text{reconf}}$ time. In case of HSLI control, the ACTIVE phase is trigger by a DC\_UPDATE command with a delay of $t_{\rm reconf}$ . The DC\_UPDATE command will also clear the fault flags to allow the reconfirmation procedure. Once in ACTIVE phase, a DC\_SYNC command is needed to turn on only the failing output for ( $(2 + n_{\rm debounce})$ x PWM period) time. In case of direct control via GPIN, the ACTIVE phase is trigger by a GPIN HIGH with a delay of $t_{reconf}$ . The fault flags (OL, SLS, OVLD) are cleared automatically at the beginning of the $t_{reconf}$ . Once in ACTIVE phase only the failing output is turned on for ((2 + $n_{debounce}$ ) x PWM period) time in order to reconfirm the load fault. In case the failure is reconfirmed, the device moves to the INIT phase again. If the fault condition is not detected during ACTIVE ON, for more than ( $n_{debounce}$ x PWM period) time, the device will enable also the other outputs The status of the reconfirmation cycle can be checked via HSLI in the reconfirmation status register. Note: In an HSLI application (no GPINn activations requests), the load fault shall be read with a READ\_OST frame before the DC\_UPDATE frame. Figure 14 Load fault reconfirmation cycle with HSLI 7 Load Diagnostic Figure 15 Load fault reconfirmation cycle with GPIN # 7.14 Diagnostic enable An unintended LED open or SLS fault can be detected on OUTn in low supply condition on VS or VLED depending on the Diagnostic group configuration. The device provides one diagnostic enable threshold related to VS and one diagnostic enable threshold related to VLED according to following table: Table 20 Diagnostic enable threshold | Code | V <sub>DEN_threshold</sub> [V] | Code | V <sub>DEN_threshold</sub> [V] | Code | V <sub>DEN_threshold</sub> [V] | Code | V <sub>DEN_threshold</sub> [V] | |------|--------------------------------|------|--------------------------------|------|--------------------------------|------|--------------------------------| | 0 | 0 | 8 | 5.017 | 16 | 10.034 | 24 | 15.050 | | 1 | 0.627 | 9 | 5.644 | 17 | 10.661 | 25 | 15.677 | | 2 | 1.254 | 10 | 6.271 | 18 | 11.288 | 26 | 16.305 | | 3 | 1.881 | 11 | 6.898 | 19 | 11.915 | 27 | 16.932 | | 4 | 2.508 | 12 | 7.525 | 20 | 12.542 | 28 | 17.559 | | 5 | 3.135 | 13 | 8.152 | 21 | 13.169 | 29 | 18.186 | | 6 | 3.763 | 14 | 8.779 | 22 | 13.796 | 30 | 18.813 | | 7 | 4.390 | 15 | 9.406 | 23 | 14.423 | 31 | 19.440 | Both diagnostic enable thresholds are stored in the OTP. Load diagnostic is only available for active-ON channel (duty cycle DC>0%). Set DC=0% on unused output will prevent from receiving spurious warnings. Exception is OUT\_SHORT\_WRN which is also available with DC=0%, but it can be disabled via OTP. If the device is in ACTIVE, FAIL-SAFE or OTP modes and VS or VLED are below their respective VDEN\_THRESHOLD, the device reports an VLED\_VS\_UV in the output status byte. #### **Datasheet** 7 Load Diagnostic The VLED VS UV flag is cleared with an explicit HWCR frame from LCU. # 7.15 Diagnostic sample delay The device provides a configurable diagnostic sample delay $t_{\rm diag\_dly}$ according to following table: Table 21 Diagnostic sample delay | Code | t <sub>diag_dly</sub> [μs] | | |------|----------------------------|--| | 0 | 8 | | | 1 | 16 | | | 2 | 24 | | | 3 | 48 | | | 4 | 96 | | | 5 | 192 | | | 6 | 300 | | | 7 | 600 | | The diagnostic sample delay is stored in the OTP. # 7.16 Load diagnostic debouncing The device provides a configurable load diagnostic debouncing counter $n_{\text{debounce}}$ according to following table: Table 22 Diagnostic sample delay | Code | n <sub>debounce</sub> | |------|-----------------------| | 0 | reserved | | 1 | 2 (default) | | 2 | 4 | | 3 | 6 | The load diagnostic debouncing counter $n_{\text{debounce}}$ is configurable via the OTP. ## 7.17 ERRN reaction With the use of an external pull-up resistor multiple devices can share the open drain diagnosis line as shown in Figure 16. The device detects an ERRN condition when $V_{\text{ERRN}} \leq V_{\text{ERRN,th}}$ and VS OR VLED is above the related VDEN\_threshold. 7 Load Diagnostic Figure 16 Shared error network principle ## 7.18 ERRN report The device is able to report a detected load fault with the ERRN pin. The open-drain ERRN pin sinks a pull-down current $l_{\text{ERRN}}$ in $\leq t_{\text{ERRN}}$ when - the device is in init OR fail-safe mode OR active mode AND - a load fault OR internal fault OR warning has been detected AND - the ERRN is enabled via the OTP Following diagnostic is disabled on OUT15, when it is used as ERRN feedback: - min(VOUT) measurement - open load detection - · single led short detection - VFWD warning - PWM duty cycle monitoring only for channel 15 - current monitor - short between adjacent channels # 7.19 ERRn reporting sources The ERRn reports following faults: Table 23 List of fault sources for the ERRn reporting | Fault source group | Fault | Fault | | | | | |--------------------|-------------------|------------------------------|--|--|--|--| | | Short description | Long description | | | | | | Load faults | OVLD | thermal overload | | | | | | | SLS | Single LED Short | | | | | | | OL | open load | | | | | | Warnings | CUR_WRN | current too low | | | | | | | DC_WRN | duty cycle out of range | | | | | | | VFWD_WRN | forward voltage out of range | | | | | | | OUT_SHORT_WRN | short to adjacent channel | | | | | | | GPINn_WRN | GPINn warning | | | | | #### **Datasheet** 7 Load Diagnostic Table 23 (continued) List of fault sources for the ERRn reporting | Fault source group | Fault | Fault | |--------------------|-------------------|--------------------------------------| | | Short description | Long description | | Internal faults | UV&OV | under/overvoltage of internal supply | | | IREF | reference current out of range | | | OTP_CHECKSUM | OTP checksum error | | | BIST_FAIL | BIST failed | | | GPIN_SHORT | GPIN short | # 7.20 HSLI diagnostic flag handling Application shall take care to clear the diagnostic flags during operation in order to allow new fault events detection. List of Output status and READ\_OST flags and the relation with HWCR frame | Output status/READ_OST fields | | Clearable by HWCR | Need HWCR to restart the output if the failure disappears | | | |-------------------------------|------------------------------------|------------------------|-----------------------------------------------------------|--|--| | OL | | YES | NO | | | | SLS | | YES | NO | | | | OVLD | | YES | Based on thermal overload retry strategy | | | | OUT_S | HORT_WRN | YES | NO | | | | DC_WR | N | YES | NO | | | | CUR_W | RN | YES | NO | | | | VFWD_WRN | | YES | NO | | | | OUT_S | TAT | NO (since not latched) | NO | | | | VLED_V | /S_UV | YES | NO | | | | GPIN_V | VRN | YES | NO | | | | FAULT | Internal supply UV/OV | NO (since not latched) | NO | | | | | OTP checksum warning | YES | YES | | | | | Internal BIST error | YES | YES | | | | | Internal reference current warning | YES | YES | | | | | GPIN short | YES | YES | | | The FAULT Flag forces the device in INIT or FAIL OFF based on fault type so it may need HWCR or 6 consecutive HSLI sync break frames to move the device in to an active condition. When HSLI is not available to provide an HWCR (e.g. GPIN direct drive application), special care has to be taken in order to reduce FAULT events. A diode and a 470nF capacitor applied on VS reduce the risk of internal faults due to transient on the VS supply pin. ## **Datasheet** 7 Load Diagnostic # 7.21 Electrical characteristics ## **Table 24 Electrical Characteristics** $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | | Note or condition | P- | |------------------------------------------|-------------------------------|------|--------|--------------------|-----|----------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Open load detection threshold | V <sub>OUT,OL_th</sub> | 300 | 400 | 500 | mV | Not subject to production test - specified by design | PRQ-731 | | Voltage measurement | | | | | | | | | Voltage high-range conversion resolution | n <sub>VRES,Hi</sub> | 10 | _ | _ | Bit | full scale 20.034 V; V <sub>S</sub> ,<br>V <sub>LED</sub> , V <sub>OUT</sub> < 19.75 V | PRQ-471 | | Voltage low-range conversion resolution | n <sub>VRES,Lo</sub> | 10 | - | _ | Bit | full scale 5.496 V; V <sub>GPIN</sub> < 5V | PRQ-685 | | ADC Differential nonlinearity | DNL | -1 | - | 2 | LSB | - | PRQ-476 | | ADC Integral nonlinearity | INL | -2 | _ | 2 | LSB | - | PRQ-477 | | ADC offset | <i>VADC</i> <sub>offset</sub> | -4 | _ | 3 | LSB | - | PRQ-709 | | ADC gain error | $e_{ADCgain}$ | -1 | _ | 1 | % | - | PRQ-710 | | ERRN fault feedback | | | | | | | | | ERRn fault current | I <sub>ERRn</sub> | 4 | _ | _ | mA | <i>V</i> <sub>ERRn</sub> ≥ 0.8 V | PRQ-700 | | ERRn input threshold | $V_{ERRn,th}$ | 0.8 | _ | 2 | V | - | PRQ-701 | | Timing | | | | | | | | | Diagnostic on sample time | $t_{DIAG\_ON}$ | - | _ | 20 | μs | Not subject to production test - specified by design | PRQ-687 | | Reconfirmation delay time | $t_{ m reconf}$ | 80 | _ | 120 | ms | Not subject to production test - specified by design | PRQ-875 | | ERRN activation delay | t <sub>ERRn</sub> | - | - | 2*t <sub>PWM</sub> | ms | Not subject to production test - specified by design | PRQ-708 | #### **Datasheet** 8 OTP #### 8 OTP #### 8.1 Features The device contains a one-time programmable memory (OTP) to store the device configuration and provides following features: - Programming mode for bus-ID and configuration section - Emulation modes - CRC checksum to verify consistency It can be programmed during end of line production step at customer site. ## 8.2 Electrical characteristics #### Table 25 Electrical Characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | | Note or condition | P- | |--------------------------------|--------------------|------|--------|------|----|---------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Programming cycles | $N_{PRG}$ | 1 | - | - | - | One time<br>programmable<br>memory (OTP) | PRQ-494 | | OTP programming voltage supply | V <sub>S_PRG</sub> | 15.5 | 17.5 | 20 | V | - | PRQ-495 | | OTP programming cycle time | t <sub>PRG</sub> | _ | - | 64 | ms | 500 µs per 16 bit<br>cycle time; not subject<br>to production test -<br>specified by design | PRQ-496 | #### 9 Communication interface The device provides a UART-based protocol HSLI, where the LCU can write and read registers to and from each device sharing the same bus. The device provides the OTP programming and OTP emulation functions via the HSLI interface. # 9.1 Protocol layer - High Speed Lighting Interface # 9.1.1 General description The High-speed Lighting Interface (HSLI) is a digital interface for high performance automotive applications. The interface data link layer is based on a standard universal asynchronous receiver transmitter (UART) bit stream. The protocol is designed to support direct device-to- $\mu$ C connections as well as CAN-FD transceivers to implement a robust connection scheme for remote control applications. Thanks to the lean protocol implementation, high update rates can be achieved despite limited bandwidth especially with remote interfaces. #### 9.1.2 Main features The HSLI is a cost efficient interface for high performance automotive applications. HSLI can be used as highly flexible interface for transferring data. - Single master, multiple slave concept - Synchronization of single or multiple slaves - Supports bus configurations with up to 31 addressable slaves and 1 broadcast address - Bidirectional communication - Auto-bit rate detection within the range from 200 kbit/s up to 2 Mbit/s when LP\_INIT='0' or up to 500 kbit/s when LP\_INIT='1'. #### 9.1.3 Frame structure The frame consists of a number of bytes: - one sync byte - one master request - followed by 0 to n master data bytes - and 0 to n slave data bytes The structure of a full communication frame is shown below: Figure 17 Structure of a frame # 9.1.4 HSLI interframe delay The HSLI aborts processing the communication when no dominant ("0") bus communication occurred longer than the interfame delay $t_{\text{framedly}}$ . The master needs to wait longer than $t_{\text{framedly}}$ between two consecutive frames. The interframe delay is configurable via the OTP according to following table: | Step | $t_{framedly}$ | | |-------------|----------------|--| | 0 | 50 μs | | | 1 | 100 μs | | | 2 | 250 μs | | | 3 | 500 μs | | | 4 (default) | 1 ms | | | 5 | 2.5 ms | | The device starts counting the interframe delay from the last received dominant bit and not at the end of the byte transmitted. In case of a 0xFF byte transmission the counting starts from the start bit. ## 9.1.5 Slave response bus idle time The slave responds to a valid master request within $t_{\text{bus}}$ idle when requested by the master. ## 9.1.6 UART byte field The next figure shows the standard UART byte field. This structure is the basis for data transfer between slave and master. The LSB of the data is transmitted first and the MSB last. The start bit is encoded as a low and the stop bit is encoded as a high bit. Figure 18 UART byte field ## 9.1.7 HSLI baud rate auto detection The HSLI supports Baud rates in the range of $n_{\text{Baud}}$ . The Baud rate configuration is automatically detected based on the master request. # 9.1.8 HSLI bit timing The HSLI uses a variable oversampling for the RX signal within 16 quanta with a configurable bit sample timing stored in the OTP. Table 27 HSLI bit timing | Step | n <sub>BST</sub> | |---------------------|------------------| | Step<br>0 (default) | 7,8,9 | | 1 | 8,9,10 | | 2 | 9,10,11 | | 3 | 10,11,12 | # 9.1.9 HSLI watchdog timeout The watchdog is used to monitor the HSLI bus activity and to trigger a state change to fail-safe mode in case of a communication timeout. The watchdog recognizes a successful watchdog trigger when receiving a valid HSLI command within less than $t_{\text{WD}} \pm a_{\text{tWD Tol}}$ since the previous successful watchdog trigger as shown in the following figure. Figure 19 Watchdog timeout trigger definition The watchdog timer period $t_{\rm WD}$ (WD\_TIMER) can be configured via the OTP according to following table: Table 28 WD\_TIMER configuration | WD_TIMER | $t_{ m WD}$ [ms] , where LP_INIT = '0' | $t_{ m WD}$ [ms] , where LP_INIT = '1' AND device is in init mode | |----------|----------------------------------------|-------------------------------------------------------------------| | 0 | disabled | disabled | | 1 | 20 | 60 | | 2 | 50 | 150 | | 3 | 100 | 300 | | 4 | 200 | 600 | | 5 | 500 | 1500 | | 6 | 1000 | 3000 | | 7 | 2000 (default) | 6000 (default) | #### **Datasheet** 9 Communication interface #### 9.1.10 Electrical characteristics #### Table 29 Electrical Characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | Unit | Note or condition | P-<br>Number | |------------------------------|-----------------------|------|--------|------|-------|-----------------------------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | | | | Baud rate | $n_{BAUD}$ | 0.2 | - | 2 | MBaud | LP_INIT = '0'; | PRQ-737 | | | | | | | | Not subject to production test - specified by design | | | Baud rate LP_INIT | $n_{BAUD}$ | 0.1 | - | 0.5 | MBaud | init mode;<br>LP_INIT = '1'; | PRQ-880 | | | | | | | | Not subject to production test - specified by design | | | Slave response bus idle time | t <sub>bus_idle</sub> | 0.1 | - | 15 | μs | active mode, OTP<br>programming and<br>emulation modes, fail-<br>safe mode; | PRQ-738 | | | | | | | | not subject to<br>production test -<br>specified by design | | | Slave response bus idle | t <sub>bus_idle</sub> | 1 | _ | 100 | μs | init mode; | PRQ-781 | | time in init mode | | | | | | not subject to<br>production test -<br>specified by design | | | Timeout watchdog tolerance | $a_{tWD\_Tol}$ | -10 | - | 10 | % | Not subject to production test - specified by design | PRQ-820 | # 9.1.11 Master Frame Types #### 9.1.11.1 Overview The frame type describes the different configuration of frames. Some of the frame types are only for specific purpose, which will be defined in the following subsections. The master request frames are issued by the LCU and provide address information for the connected slave. The slave will receive every master request frame and compare the address information to its reference address stored in the OTP. If the address issued by the master matches the slave reference address, the slave takes action according the master request frame; otherwise the entire frame will be ignored. When setting up a network it has to be taken care that all slaves connected to the network are assigned a unique address to avoid bus collisions. One particular slave address is used to implement a broadcast synchronization feature, which will cause all connected slaves to change their duty cycle output control configuration at the same point in time. The data transfer from the LCU to the slave is organized in dedicated master request frames, namely #### **Datasheet** #### 9 Communication interface - Broadcast duty cycle update synchronization DC\_SYNC - Update duty cycle shadow register DC\_UPDATE - Power mode change PM\_CHANGE - Hardware control HWCR - Read diagnostics READ\_OST - Write register content WRITE\_REG - Read register content READ\_REG - Sync break reset SYNC\_BREAK The following sequence diagram shows the write and read register frame sequence for two nodes. Figure 20 Sequence diagram - write and read registers #### Table 30 Master frame overview table | SYNC | ADDR<br>ESS | MRC DLC | | FUN | FUN | | Ouptut<br>Status<br>Byte | ACK Byte | | | |------|-------------|---------|---|-----|---------|------------------------------------------|-----------------------------------------|--------------------------------------|-----------------------------------|---------------------------------| | 0x55 | 0x0 | х | х | 0x0 | 0 words | 0x0 Broadcast duty cycle synchronization | | not applicable for broadcast command | | | | 0x55 | 0x1 | х | х | 0x1 | 1 word | 0x1 | Duty cycle<br>shadow register<br>update | data by the<br>master | Diagnostic<br>feedback<br>(slave) | CRC-3, MODE, RC,<br>TER (slave) | | 0x55 | 0x2 | х | х | 0x2 | 2 words | 0x2 | Request diagnostics | data by the slave | Diagnostic<br>feedback<br>(slave) | CRC-3, MODE, RC,<br>TER (slave) | (table continues...) #### **Datasheet** 9 Communication interface Table 30 (continued) Master frame overview table | SYNC | ADDR<br>ESS<br>0x3 | MR | C DLC | | DLC | | | DATA_0<br>DATA_n | Ouptut<br>Status<br>Byte | ACK Byte | |------|--------------------|----|-------|-----|----------|-----|-------------------|-----------------------|-----------------------------------|---------------------------------| | 0x55 | | Х | Х | 0x3 | 4 words | 0x3 | Hardware control | data by the<br>master | Diagnostic<br>feedback<br>(slave) | CRC-3, MODE, RC,<br>TER (slave) | | 0x55 | 0x4 | х | х | 0x4 | 8 words | 0x4 | Write register | data by the<br>master | Diagnostic<br>feedback<br>(slave) | CRC-3, MODE, RC,<br>TER (slave) | | 0x55 | 0x5 | х | х | 0x5 | 12 words | 0x5 | Read register | data by the slave | Diagnostic<br>feedback<br>(slave) | CRC-3, MODE, RC,<br>TER (slave) | | ••• | | | ••• | 0x6 | 16 words | 0x6 | Power mode change | data by the<br>master | Diagnostic<br>feedback<br>(slave) | CRC-3, MODE, RC,<br>TER (slave) | | 0x55 | 0x1F | х | х | 0x7 | 32 words | 0x7 | | rese | erved | • | ## 9.1.11.2 DC SYNC - broadcast duty cycle update synchronization Some applications require a synchronous change of the output duty cycle configuration of all connected slaves on the bus. The protocol provides a broadcast duty cycle update synchronization command (DC\_SYNC) to trigger a synchronous sampling event at multiple slaves. The sampling event can trigger the duty cycle update process, where the duty cycle data from the shadow register is transferred to the hardware control register synchronized to the start of the next PWM period. An updated output channel completes the actual PWM pulse before changing to the new duty cycle configuration to avoid glitches on the output. The frame description is shown in Figure 21. The DC\_SYNC frame requires following field configurations: - Address[4:0] = 0x00 - DLC[5:3] = 0x0 - FUN[2:0] = 0x0 There is no response from the slave to the master given in case of the broadcast duty cycle update synchronization frame. The CRC [7:5] is calculated as described in Chapter 9.1.11.11. Figure 21 Broadcast synchronization frame ## 9.1.11.3 DC\_UPDATE - update duty cycle shadow register The purpose of the master request frame update duty cycle is to refresh the duty cycle for each channel within one master request. The data transfer to the slave is organized in dedicated write frame, containing - · the sync byte, provided by the master, - the address byte, provided by the master, - the MRC\_DLC\_FUN byte, provided by the master, - the DutyCycleOUTn bytes representing the desired duty cycle, DLC times words provided by the master, - the safety byte (CRC-8), provided by the master, - the output status bytes, provided by the slave and the - Acknowledge byte (ACK) provided by the slave. The DC\_UPDATE frame requires following field configurations to update the duty cycle: - DLC[5:3] = 0x4 for 8 words respectively 16 bytes for 8-bit duty cycle configuration OR - DLC[5:3] = 0x6 for 16 words respectively 32 bytes for 14-bit duty cycle configuration - FUN[2:0] = 0x1 The slave ignores and discards frames in case of an unexpected DLC or FUN data as described in Chapter 9.1.11.10. In addition a broadcast frame with DLC[5:3] = 0x0 is ignored. The DC\_UPDATE frame requires following field configurations to retrieve diagnostics only: - DLC[5:3] = 0x0 for output status bytes only - FUN[2:0] = 0x1 The slave response bytes "output status byte and acknowledge byte" are skipped in case the frame is sent to the broadcast address. Consequently there is no response from the slave to the master provided. The DC\_UPDATE frame is shown in Figure 22. The master request CRC[7:5] is calculated as described in CRC-3 for master requests. The safety byte CRC[7:0] is calculated as described in CRC-8 for safety byte. #### **Datasheet** 9 Communication interface The slave response CRC[7:5] is calculated as described in CRC-3 for slave response. Figure 22 Update duty cycle (DC\_UPDATE) for DLC = 0x04 55 Figure 23 Update duty cycle (DC\_UPDATE) for DLC = 0x06 #### **Datasheet** 9 Communication interface # 9.1.11.4 READ\_OST - request diagnostic The purpose of this frame is to retrieve the output power stage status (Channel status Byte OUTn) within one master request. The data transfer to the slave is organized in a dedicated write frame containing - the sync byte, provided by the master, - the address byte, provided by the master, - the function (FUN = 0x2) and data length code (DLC = 0x4) information, provided by the master, - data bytes representing the output stage status, provided by the slave, and the - safety byte (CRC-8), provided by the slave. The READ\_OST byte frame is shown in Figure 24 and requires following fields to read the Channel Status OUT: - DLC[5:3] = 0x4 for 8 words respectively 16 bytes - FUN[2:0] = 0x2 The slave ignores and discards frames in case of an unexpected DLC or FUN data as described in Chapter 9.1.11.10. The master request CRC[7:5] is calculated as described in CRC-3 for master requests. The safety byte CRC[7:0] is calculated as described in CRC-8 for safety byte. The slave response CRC[7:5] is calculated as described in CRC-3 for slave response. 57 Figure 24 Request diagnostic frame #### **Datasheet** 9 Communication interface #### 9.1.11.5 HWCR frame The purpose of the hardware control frame is to clear the diagnostic flags. The data transfer to the slave is organized in dedicated write frame, containing - the sync byte, provided by the master - the address byte, provided by the master - the MRC DLC FUN byte, provided by the master - the RESET diagnostic words (RESET\_OVERLOAD, RESET\_OPENLOAD, RESET\_SLS, RESET\_STATUS), provided by the master - the safety byte (CRC-8), provided by the master - the output status byte, provided by the slave and the - Acknowledge byte (ACK) provided by the slave. The HWCR frame requires following field configurations: - DLC[5:3] = 0x3 for 4 words respectively 8 bytes for the reset diagnostic words - FUN[2:0] = 0x3 The slave response bytes "output status byte and acknowledge byte" are skipped in case the frame is sent to the broadcast address. Consequently there is no response from the slave to the master provided. The slave ignores and discards frames in case of an unexpected DLC or FUN data as described in Chapter 9.1.11.10. The HWCR frame requires following field configurations to retrieve diagnostics only: - DLC[5:3] = 0x0 for output status bytes only - FUN[2:0] = 0x3 The HWCR frame is shown in Figure 25. Figure 25 Hardware control frame #### **Datasheet** 9 Communication interface # 9.1.11.6 PM\_CHANGE - power mode change The purpose of the master request frame power mode change is to initiated a transition to the commanded power state. The data transfer to the slave is organized in dedicated write frame, containing - the sync byte, provided by the master, - the address byte, provided by the master, - the MRC DLC FUN byte, provided by the master, - the power mode provided by the master, - the safety byte (CRC-8), provided by the master, - the output status byte, provided by the slave and the - Acknowledge byte (ACK) provided by the slave. The slave response bytes "output status byte and acknowledge byte" are skipped in case the power mode change is sent to the broadcast address. Consequently there is no response from the slave to the master given in case of the broadcast address contains the power mode change frame. The PM CHANGE frame requires following field configurations to perform the power mode change: - DLC[5:3] = 0x1 for 1 word respectively 2 bytes - FUN[2:0] = 0x6 The slave ignores and discards frames in case of an unexpected DLC or FUN data as described in Chapter 9.1.11.10. The master request CRC[7:5] is calculated as described in CRC-3 for master requests. The safety byte CRC[7:0] is calculated as described in CRC-8 for safety byte. The slave response CRC[7:5] is calculated as described in CRC-3 for slave response. Figure 26 Power mode change frame #### **Datasheet** 9 Communication interface ## 9.1.11.7 WRITE\_REG - Write register The purpose of the master request frame write register (WRITE\_REG) is to access the devices 16-bit registers. The data transfer to the slave is organized in dedicated write frame, containing - the sync byte, provided by the master, - the address byte, provided by the master, - the MRC\_DLC\_FUN byte, provided by the master, - the start address, provided by the master, - · the data words representing the register content, DLC times provided by the master, - the safety byte (CRC-8), provided by the master, - the output status bytes, provided by the slave and the - Acknowledge byte (ACK) provided by the slave. The WRITE REG frame requires following field configurations: - DLC[5:3] = n > 0, for the number of words - FUN[2:0] = 0x4 The WRITE\_REG frame is shown in Figure 27. The write register can access consecutive register depending on the start address and DLC. The master request CRC[7:5] is calculated as described in CRC-3 for master requests. The safety byte CRC[7:0] is calculated as described in CRC-8 for safety byte. The slave response CRC[7:5] is calculated as described in CRC-3 for slave response. Accessing an invalid address, a DLC or FUN error leads to an invalid frame. Consequently the slave reacts as described in Chapter 9.1.11.10. In case the address byte is 0 (broadcast address), the device does not provide the output status byte and acknowledge byte. Figure 27 Master request frame - write single register #### **Datasheet** 9 Communication interface # 9.1.11.8 READ\_REG - Read register The purpose of the master request frame read register is to access the devices 16-bit registers. The data transfer is organized in dedicated frame, containing - the sync byte, provided by the master - the address byte, provided by the master - the MRC\_DLC\_FUN byte, provided by the master, - the start address, - the data words, DLC times words provided by the slave, - the safety byte (CRC-8), provided by the slave - the output status bytes, provided by the slave and the - Acknowledge byte (ACK) provided by the slave. The READ\_REG frame requires following field configurations: - DLC[5:3] = n > 0, for the number of words - FUN[2:0] = 0x5 The READ\_REG frame is shown in Figure 28. The read register can access consecutive register depending on the start address and DLC. Accessing an invalid address, a DLC or FUN error leads to an invalid frame. Consequently the slave reacts as described in Chapter 9.1.11.10. 65 Figure 28 Read single register frame #### **Datasheet** 9 Communication interface # 9.1.11.9 **SYNC\_BREAK** The LCU can initiate a sync break to reset the protocol handler. The device detects a sync break if the HSLI bus is dominant $\geq t_{SYNC}$ BREAK and then recessive again. Every received sync break reset signal is counted by the device. The sync break counter is reset on a valid HSLI communication frame. t<sub>SYNC BREAK</sub> can be configured by the OTP according to table below. Table 31 $t_{SYNC BREAK}$ configuration | Step | t <sub>sync_break</sub> | |-------------|-------------------------| | 0 | 100 μs | | 1 | 250 μs | | 2 | 750 μs | | 3 (default) | 1 ms | If the sync break is detected a reset of the protocol handler is initiated where, - master rolling counter (MRC) and slave rolling counter (RC) is reset to its default value (0) and - all pending transmissions are interrupted. If the sync break counter is equal to 6 the slave performs a reset of the devices and enters init mode after $t_{\mathsf{IDLE2INIT}}$ time. This reset mechanism is available in init mode, active mode, fail-safe mode and OTP mode # 9.1.11.10 Handling of invalid frame requests The slave can receive invalid request frames from the LCU master. Potential root causes for invalid frames can be - Programming error at the LCU - Distorted communication - Loss of synchronization between slave and LCU causing the interpretation of a data frame as slave request frame. Following mechanisms are integrated to avoid, detect and report invalid master request frames: - In case of a valid frame but a CRC-8 error occurred, the slave reports an invalid received frame with ACK.TER = '1' as described. - In case of an invalid frame or syntax error the slave ignores and discards the received frame. In case of a CRC-8 error the slave reports an invalid received frame with ACK.TER = '1'. The received frame is discarded and the communication watchdog is not served. In case of an invalid frame error the slave ignores and discards the received frame and the time out watchdog is not served. No feedback is given to the LCU to prevent further potential bus collision or loss of data frames. An invalid frame is considered if - · stop bit is low - unrecognized sync byte - unspecified register in REG\_WRITE or REG\_READ frames - unspecified DLC and FUN combination - wrong master rolling counter MRC - CRC-3 for master request error 9 Communication interface #### 9.1.11.11 CRC overview The CRC-3 for master request (CRC[7:5]) in the master request is calculated over the Address[4:0], MRC[7:6], DLC[5:3] and FUN[2:0]. The generator polynom is $x^3 + x + 1$ and the seed is 0x5. The CRC-3 for slave response (CRC[7:5]) in the slave response is calculated over the output status byte, MODE[4:3], RC[2:1] and TER. The generator polynom is $x^3 + x + 1$ and the seed is 0x5. The CRC-8 for the safety byte (CRC[7:0]) for the safety byte is defined with the generator polynom according to CRC-8-AUTOSAR and SAE J1850: $0x8e = x^8 + x^4 + x^3 + x^2 + 1$ and the seed is 0xFF. The CRC-8 is used in following frames and calculated over dedicated bytes or words: | Frame | Words | |-----------|---------------------------------| | DC_UPDATE | DutyDycleOUT0 to DutyCycleOUT15 | | PM_CHANGE | PowerMode and 0x00 | | WRITE_REG | StartADDR + Data * DLC | | READ_REG | StartADDR + Data * DLC | # 9.1.11.12 Byte Field Description ## 9.1.11.12. MASTER\_REQ\_ADDR 1 The master request address byte comprises the slave address information and a CRC[7:5] bit field to secure the data transmission as shown in Figure 29. Table 32 Master request byte overview | Field | Bits | Туре | Description | |---------|-------|------|-------------------------| | Address | [4:0] | W | Slave Address | | CRC | [7:5] | W | Cyclic Redundancy Check | The composition of a master request field is shown above. Bits Address[4:0] represent the slave address information and the broadcast address as shown in table below. To avoid an incorrect arbitration of the bus in case of disturbances, the master request frame includes 3-bit CRC[7:5] as described in CRC-3 for master requests. Table 33 Slave address overview | Slave Address | | | | | Function | |---------------|----|----|----|----|---------------| | <b>A4</b> | А3 | A2 | A1 | A0 | | | 0 | 0 | 0 | 0 | 0 | Broadcast | | N | | | • | | Slave n [131] | Figure 29 Master request byte to address the slaves #### **Datasheet** 9 Communication interface # 9.1.11.12. DutyCycleOUTn byte 2 The DutyCycleOUTn byte comprises the desired output PWM duty cycle in a compact 8-bit format as shown in DutyCycleOUTn byte. The device converts the 8-bit format to the 14-bit internal hardware duty cycle setting. The relation between the compact 8-bit and the 14-bit representation follows a power law as described in Figure 7 and Chapter 6.4.4. Figure 30 Duty cycle update byte ## Table 34 Output conversion result byte overview | Field | Bits | Туре | Description | |---------------|-------|------|-----------------------------------------| | DutyCycleOUTn | [7:0] | w | Desired PWM Duty Cycle for OUTn (n=015) | | | | | | Figure 31 Duty cycle update word #### Table 35 Output conversion result byte overview | Field | Bits | Туре | Description | |---------------|--------|------|-----------------------------------------| | DutyCycleOUTn | [13:0] | w | Desired PWM Duty Cycle for OUTn (n=015) | | | | | | # **9.1.11.12.** MRC\_DLC\_FUN byte 2 The MRC\_DLC\_FUN byte comprises the master issued rolling counter, the data length code and the desired function as shown in Figure 32. The composition of a function request and data length code byte is shown in the table below. #### **Datasheet** 9 Communication interface Table 36 Master request byte overview | Field | Bits | Туре | Description | |-------|-------|------|-----------------------------------------------------------------------------------------------------------------------| | MRC | [7:6] | W | Rolling Counter, 2 bit counter value, master needs to increment in every data transmission 0x00 default (start) value | | DLC | [5:3] | w | Data Length Code | | FUN | [2:0] | w | Function | The bits DLC[5:3] represent the data length code and is defined as shown in the next table. Table 37 DLC field overview | DLC - E | Data Lengt | h Code | data length in words - multiple of 2 bytes | | |---------|------------|--------|--------------------------------------------|--| | D2 | D1 | D0 | | | | 0 | 0 | 0 | 0 words, 0 bytes | | | 0 | 0 | 1 | 1 word, 2 bytes | | | 0 | 1 | 0 | 2 words, 4 bytes | | | 0 | 1 | 1 | 4 words, 8 bytes | | | 1 | 0 | 0 | 8 words, 16 bytes | | | 1 | 0 | 1 | 12 words, 24 bytes | | | 1 | 1 | 0 | 16 words, 32 bytes | | | 1 | 1 | 1 | 32 words, 64 bytes | | The bits FUN[2:0] represent the desired function request as listed in the table below. Table 38 Function request field overview | Functio | n bits | | Function | |---------|--------|----|--------------------------------------| | F2 | F1 | F0 | | | 0 | 0 | 0 | Broadcast duty cycle synchronization | | 0 | 0 | 1 | Duty cycle shadow register update | | 0 | 1 | 0 | Request diagnostics | | 0 | 1 | 1 | Hardware control frame | | 1 | 0 | 0 | Write register | | 1 | 0 | 1 | Read register | | 1 | 1 | 0 | Power mode change | | 1 | 1 | 1 | Reserved | The device increments the 2-bit master rolling counter MRC counter on every received valid master request frame despite the address field. A MRC fail is detected if there is a mismatch between the received MRC and the internal MRC counter. The internal MRC counter is loaded after a mismatch condition with the received MRC. #### **Datasheet** 9 Communication interface In case of an reset condition the MRC counter default value is set to 0. Figure 32 Master rolling counter, function request and data length code byte # 9.1.11.12. StartADDR byte 4 The start address byte is used for writing or reading up to 32 consecutive register locations starting from the defined start address register in a single command as shown in Figure 33. The number of successive write or read events is defined with the DLC. #### Table 39 Start address byte overview | Field | Bits | Туре | Description | |---------------|-------|------|---------------------------------------------------------------------------| | Start Address | [7:0] | w | Single byte start address for the 16-bit register write or read operation | | | | | | Figure 33 Start address byte # 9.1.11.12. Data Word 5 The two data bytes comprises the downloaded data from the master to the slave or the responded feedback from the slave to the master as shown in Figure 34. Table 40 Data word - word structure overview | Field | Bits | Туре | Description | |-------|--------|------|------------------------------------------------------------------------------------| | Data | [15:8] | w/r | Data | | | | | Contains the MSB(byte) of the data to written to the slave or read from the master | | Data | [7:0] | w/r | Data | | | | | Contains the LSB(byte) of the data to written to the slave or read from the master | #### **Datasheet** 9 Communication interface Figure 34 Data word # 9.1.11.12. Power Mode 6 The master power mode change byte comprises the commanded power mode state as shown in Figure 35. Table 41 Power mode byte overview | Field | Bits | Туре | Description | |------------|-------|------|-------------------------------------------------------------------------| | Power Mode | [2:0] | w | Power mode | | | | | 000 enter_init_mode 001 reserved 010 enter_fail-safe 011 enter_OTP_mode | | | | | 1xx reserved | | reserved | [7:3] | w | _ | Figure 35 Power mode byte # **9.1.11.12. Output Status Byte 7** The output status byte comprises the status overview for all power output channels and is shown in Figure 36. The bit fields are described below, further details are available in the safety and user manuals. Table 42 Bit field description | Field | Bits | Туре | Description | |------------|------|------|-------------------------------------------------------------------| | VLED_VS_UV | 7 | r | VLED/VS under voltage flag | | | | | $0 \dots$ if $(V_{LED} \text{ AND } V_S)$ is above VDEN_threshold | | | | | 1 there was at least one under voltage condition event detected | ## (table continues...) 9 Communication interface Table 42 (continued) Bit field description | Field | Bits | Туре | Description | |---------------|------|------|----------------------------------------------------------------------------| | OUT_SHORT_WRN | 6 | r | short between adjacent output warning | | | | | 0 no short between adjacent output warning detected | | | | | 1 there was at least one short between an adjacent output warning detected | | GPINn_WRN | 5 | r | GPINn warning flag | | | | | 0 GPIN0 and GPIN1 are not in a fault condition | | | | | 1 there was at least one GPINn fault condition | | DC_WRN | 4 | r | Duty cycle warning flag | | | | | 0 no duty cycle warning for OUT0 to OUT15 detected | | | | | 1 there was at least one duty cycle warning condition | | CUR_WRN | 3 | r | Output current warning flag | | | | | 0 no output current warning for OUT0 to OUT15 detected | | | | | 1 there was at least one output current warning condition | | VFWD_WRN | 2 | r | Forward voltage warning flag | | | | | 0 no forward voltage warning for OUT0 to OUT15 detected | | | | | 1 there was at least one forward voltage warning condition | | OVLD | 1 | r | Over load flag | | | | | 0 no thermal overload condition detected on OUT0 to OUT15 | | | | | 1 there was at least one thermal overload condition detected | | Fault | 0 | r | Internal fault flag | | | | | 0 no internal fault detected | | | | | 1 internal fault condition detected | | W.FD 0.17 | |----------------------------------------------| | VLED OUT SHORT UV WRN WRN WRN WRN OVLD FAULT | Figure 36 Output status byte Note: In case of GPIN short condition is detected, the Fault bit is set. # 9.1.11.12. Channel status Byte – OUTn 8 The Channel status Byte - OUTn comprises the status overview for a single power output channel OUTn and is shown in Figure 37. The bit fields are described below, where the warning conditions are described in Chapter 7.10 and in the safety manual 9 Communication interface ## Table 43 Bit field description | Field | Bits | Туре | Description | |---------------|------|------|----------------------------------------------------------------------------| | OL | 7 | r | Open load flag | | | | | 0 no open load condition detected | | | | | 1 there was at least one open load condition detected | | SLS | 6 | r | Single LED Short (SLS) flag | | | | | 0 no SLS condition detected | | | | | 1 there was at least one single LED short detected | | OVLD | 5 | r | OVLD flag | | | | | 0 no thermal overload condition detected | | | | | 1 there was at least one thermal overload condition detected | | OUT_SHORT_WRN | 4 | r | short between adjacent output warning flag | | | | | 0 no short between adjacent output warning detected | | | | | 1 there was at least one short between an adjacent output warning detected | | DC_WRN | 3 | r | Duty cycle warning flag | | | | | 0 no duty cycle warning detected | | | | | 1 there was at least one duty cycle warning condition detected | | CUR_WRN | 2 | r | Output current warning flag | | | | | 0 no output current warning detected | | | | | 1 there was at least one output current warning condition detected | | VFWD_WRN | 1 | r | Forward voltage warning flag | | | | | 0 no forward voltage warning detected | | | | | 1 there was at least one forward voltage warning condition detected | | OUT_STAT | 0 | r | Output state flag | | | | | 0 power output channel is in ON state or device in INIT mode | | | | | 1 power output channel is in OFF state | | _ | | | | | | | | | |---|----|-----|------|---------------------|-----------|------------|-------------|-------------| | | OL | SLS | OVLD | OUT<br>SHORT<br>WRN | DC<br>WRN | CUR<br>WRN | VFWD<br>WRN | OUT<br>STAT | Figure 37 Channel status Byte - OUTn Note: The output state flag (OUT\_STAT) reports an on-state ("0") in case of a duty cycle $\geq$ 6.25% and no fault occured. In case of a duty cycle set to 0%, the output state flag reports off-state ("1") and no fault occured. In case of a duty cycle >0% and < 6.25% the output state flag reports either on-state or off-state. OUT\_STAT reports the proper status of the channel with a delay of 2 PWM after the duty cycle update (DC\_UPDATE+DC\_SYNC) 9 Communication interface # 9.1.11.12. RESET diagnostic words The two bytes comprise reset request for the reported thermal overload condition for each output channel. Table 44 RESET\_OVERLOAD word - structure overview | Field | Bits | Туре | Description | |----------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------| | RESET_OVERLOAD | ESET_OVERLOAD [15:8] | | Reset OVERLOAD flag | | | | | Contains the MSB(byte) for the reset thermal overload request. The bit RESET_OVERLOAD[n] is mapped to fault flag reported for OUTn . | | RESET_OVERLOAD | [7:0] | w | Reset OVERLOAD flag | | | | | Contains the LSB(byte) for the reset thermal overload request. The bit RESET_OVERLOAD[n] is mapped to fault flag reported for OUTn. | The two bytes comprise reset request for the reported open load condition for each output channel. ## Table 45 RESET\_OPENLOAD word - structure overview | RESET_OPENLOAD | [15:8] | w | Reset OPENLOAD flag | | | | |----------------|--------|---|------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | Contains the MSB(byte) for the reset open load request. The bit RESET_OPENLOAD[n] is mapped to fault flag reported for OUTn. | | | | | RESET_OPENLOAD | [7:0] | w | Reset OPENLOAD flag | | | | | | | | Contains the LSB(byte) for the reset open load request. The bit RESET_OPENLOAD[n] is mapped to fault flag reported for OUTn. | | | | The two bytes comprise reset request for the reported SLS condition for each output channel. Table 46 RESET\_SLS word - structure overview | Field | Bits | Туре | Description | |-----------|--------|------|-----------------------------------------------------------------------------------------------------------------------| | RESET_SLS | [15:8] | w | Reset SLS flag | | | | | Contains the MSB(byte) for the reset SLS request. The bit RESET_SLS[n] is mapped to the fault flag reported for OUTn. | | RESET_SLS | [7:0] | w | Reset SLS flag | | | | | Contains the LSB(byte) for the reset SLS request. The bit RESET_SLS[n] is mapped to the fault flag reported for OUTn. | The byte comprises the reset request for the reported status conditions for the device. Table 47 RESET\_STATUS - structure overview | Field | Bits | Туре | Description | |--------------------|------|------|--------------------------------| | RESET_VLED_VS_UV | [7] | w | Reset VLED_VS_UV flag | | | | | Resets the VLED_VS_UV flag. | | RESET_OUT_SHORT_WR | [6] | w | Reset OUT_SHORT_WRN | | N | | | Resets the OUT_SHORT_WRN flag. | | RESET_GPINn_WRN | [5] | w | Reset GPINn_WRN | | | | | Resets the GPINn_WRN flag. | (table continues...) #### **Datasheet** 9 Communication interface Table 47 (continued) RESET\_STATUS - structure overview | Field | Bits | Туре | Description | | |----------------|------|------|---------------------------|--| | RESET_DC_WRN | [4] | w | Reset DC_WRN | | | | | | Resets the DC_WRN flag. | | | RESET_CUR_WRN | [3] | w | Reset CUR_WRN | | | | | | Resets the CUR_WRN flag. | | | RESET_VFWD_WRN | [2] | w | Reset VFWD_WRN | | | | | | Resets the VFWD_WRN flag. | | | RESERVED | [1] | w | Reserved | | | RESET_FAULT | [0] | w | Reset FAULT | | | | | | Resets the FAULT flag. | | # 9.1.11.12. ACK byte 10 The device increments the 2-bit slave rolling counter RC counter on every sent response frame. In case of an reset condition the RC counter default value is set to 0. The ACK byte comprises the response to the master including diagnostic feedback as shown in Figure 38. Table 48 ACK byte - structure overview | Field | Bits | Туре | Description | |-------|-------|------|----------------------------------------------------------------------------------------------------------| | CRC | [7:5] | r | CRC, details see CRC-3 for slave response | | MODE | [4:3] | r | MODE, power mode state | | | | | 00 init mode | | | | | 01 active mode | | | | | 10 fail-safe mode | | | | | 11 programming or emulation mode | | RC | [2:1] | r | rolling counter, incremented every slave response | | TER | [0] | r | <b>TER</b> 0 current frame has been successfully received 1 the received frame resulted in a CRC-8 error | Figure 38 slave ACK byte # 9.2 Physical layer # 9.2.1 CAN-FD compliance The integrated CAN transceiver is electrically compliant to ISO11898-2:2016 and CAN FD up to 2 Mbit/s. # 9.2.2 Transceiver block diagram Figure 39 Functional block diagram 9 Communication interface # 9.2.3 Electrical characteristics ## **Table 49 Electrical Characteristics** $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | Unit | Note or condition | P-<br>Number | |-------------------------------------------------------------------------------|------------------------------|------|--------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | | | | HSLI bus receiver | | , | | | | | | | Differential receiver:<br>threshold voltage,<br>recessive to dominant<br>edge | V <sub>diff_rd(active)</sub> | _ | 0.8 | 0.9 | V | V <sub>diff</sub> = V <sub>HSLIH</sub> - V <sub>HSLIL</sub> ;<br>- 12 V < V <sub>CM(HSLI)</sub> <<br>12 V; init mode, active<br>mode, fail-safe mode,<br>OTP programming and<br>emulation modes | PRQ-504 | | Differential receiver:<br>threshold voltage,<br>dominant to recessive<br>edge | V <sub>diff_dr(active)</sub> | 0.5 | 0.6 | - | V | V <sub>diff</sub> = V <sub>HSLIH</sub> - V <sub>HSLIL</sub> ;<br>- 12 V < V <sub>CM(HSLI)</sub> <<br>12 V; init mode, active<br>mode, fail-safe mode,<br>OTP programming and<br>emulation modes | PRQ-505 | | Common mode range | CMR | -12 | _ | 12 | V | - | PRQ-506 | | HSLIH, HSLIL input resistance | Ri | 20 | 40 | 50 | kΩ | Recessive state | PRQ-507 | | Differential input resistance | R <sub>diff</sub> | 40 | 80 | 100 | kΩ | Recessive state | PRQ-508 | | Input resistance<br>deviation between<br>HSLIH and HSLIL | DRi | -3 | - | 3 | % | Recessive state, Not subject to production test - specified by design | PRQ-509 | | Input capacitance<br>HSLIH, HSLIL versus<br>GND | Ci | _ | 20 | 40 | pF | - | PRQ-510 | | HSLI bus transmitter | | | | | <u>'</u> | | | | HSLIH/HSLIL recessive output voltage | V <sub>HSLIH/L(active)</sub> | 2.0 | - | 3.0 | V | init mode, active<br>mode, fail-safe mode,<br>OTP programming and<br>emulation modes; no<br>load | PRQ-511 | | HSLIH/HSLIL recessive output voltage difference | $V_{ m diff\_r(active)}$ | -500 | - | 50 | mV | V <sub>diff</sub> = V <sub>HSLIH</sub> - V <sub>HSLIL</sub> ;<br>init mode, active<br>mode, fail-safe mode,<br>OTP programming and<br>emulation modes; no<br>load | PRQ-513 | (table continues...) ## **Datasheet** 9 Communication interface # Table 49 (continued) Electrical Characteristics $V_S$ = 6 V to 20 V, $T_J$ = -40°C to +150°C, all voltages with respect to ground, positive currents flowing as described in Figure 2 (unless otherwise specified). Typical values: $V_S$ = 9 V, $T_J$ = 25°C | Parameter | Symbol | | Values | | Unit | Note or condition | P-<br>Number | |------------------------------------------------|--------------------------|------|--------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | | | Min. | Тур. | Max. | | | | | HSLIL dominant<br>output voltage | V <sub>HSLIL</sub> | 0.5 | - | 2.25 | V | VDD = 5 V, 50 $\Omega$ < R < 65 $\Omega$ ; init mode, active mode, fail-safe mode, OTP programming and emulation modes | PRQ-515 | | HSLIH dominant output voltage | V <sub>HSLIH</sub> | 2.75 | _ | 4.5 | V | $VDD = 5V$ , $50 \Omega < R < 65 \Omega$ ; init mode, active mode, fail-safe mode, OTP programming and emulation modes | PRQ-516 | | HSLIH dominant<br>output voltage<br>difference | $V_{ m diff\_d(active)}$ | 1.5 | _ | 3.0 | V | $V$ diff = $V$ HSLIH - $V$ HSLIL, $V$ DD = 5 $V$ , 50 $\Omega$ < $R$ < 65 $\Omega$ ; init mode, active mode, fail-safe mode, OTP programming and emulation modes | PRQ-517 | | Driver symmetry | $V_{SYM}$ | 4.5 | _ | 5.5 | V | $V_{\rm DD}$ = 5 V; 50 $\Omega$ < $R$ < 65 $\Omega$ ; init mode, active mode, fail-safe mode, OTP programming and emulation modes | PRQ-518 | | HSLIH short circuit current | HSLIH <sub>SC</sub> | -100 | -80 | -50 | mA | V <sub>HSLIHshort</sub> = 0 V;<br>init mode, active<br>mode, fail-safe mode,<br>OTP programming and<br>emulation modes | PRQ-519 | | HSLIL short circuit<br>current | HSLIL <sub>SC</sub> | 50 | 80 | 100 | mA | V <sub>HSLILshort</sub> ≤ 18 V;<br>init mode, active<br>mode, fail-safe mode,<br>OTP programming and<br>emulation modes | PRQ-520 | | HSLIH leakage current | HSLIH <sub>(leak)</sub> | - | 5 | 7.5 | μΑ | idle mode; 0 V ≤ V <sub>HSLIH</sub><br>< 5 V; | PRQ-521 | | HSLIL leakage current | HSLIL <sub>(leak)</sub> | - | 5 | 7.5 | μΑ | idle mode; 0 V ≤ V <sub>HSLIL</sub><br>< 5 V; | PRQ-522 | 10 Application Information # 10 Application Information Figure 40 Application diagram 11 Package dimensions # 11 Package dimensions Figure 41 PG-TSDSO-24 package outline Figure 42 PG-TSDSO-24 package pads and stencil #### Note: Green product (RoHS compliant) To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e. Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). For further information on packages, please visit our website: https://www.infineon.com/packages # **Datasheet** Revision history # **Revision history** | Document version | Date of release | Description of changes | |------------------|-----------------|------------------------| | Rev.1.00 | 2022-05-03 | Initial Datasheet | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2022-05-03 Published by Infineon Technologies AG 81726 Munich, Germany © 2022 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-age1637677403423 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.